• 제목/요약/키워드: Phase Lock Loop

검색결과 138건 처리시간 0.026초

DAC를 이용한 Offset-PLL 설계 및 제작 (Design and Fabrication of a Offset-PLL with DAC)

  • 임주현;송성찬
    • 한국전자파학회논문지
    • /
    • 제22권2호
    • /
    • pp.258-264
    • /
    • 2011
  • 본 논문은 GSM(Global System for Mobile communications)에서 주로 사용되는 Offset-PLL(Phase Locked Loop) 방식을 사용하여 낮은 위상 잡음과 빠른 위상 고정 시간, 우수한 불요파 특성을 갖는 주파수 합성기를 설계 제작하였다. 제안된 주파수 합성기의 구조는 3번의 주파수 하향 변환을 통해 낮은 위상 잡음 갖도록 하였으며, 높은 주파수 해상도를 갖도록 세 개의 offset 주파수중 최종 offset 주파수를 DDS(Direct Digital Synthesizer)를 이용하여 생성하였다. 또한, 빠른 스위칭 속도를 가질 수 있도록 DAC(Digital to Analog Converter)를 사용하였다. DAC 사용에 따른 위상 잡음 열화를 줄이기 위해 DAC 노이즈 제거를 위한 필터를 설계하여 성능을 개선하였다.

원전 배관 루프시스템의 냉각 위상잠금 적외선열화상을 이용한 결함 검출에 관한 연구 (A Study about Detection of Defects in the Nuclear Piping Loop System Using Cooling Lock-in Infrared Thermography)

  • 김상채;강성훈;윤나연;정현철;김경석
    • 비파괴검사학회지
    • /
    • 제35권5호
    • /
    • pp.321-331
    • /
    • 2015
  • 냉각 위상잠금 적외선열화상 기법을 이용하여 원전 배관 루프시스템의 가열결함 검출의 선행연구를 통하여 냉각결함 검출조건의 적용에 관한 연구를 수행하였다. 배관의 결함가공은 감육 길이, 감육 깊이를 변화시켜 결함조건을 가공하여 루프시스템을 제작하였다. 사용된 장비는 적외선열화상 카메라와 냉각장치를 사용하였으며 냉각장치와 대상 루프시스템과의 거리는 2m로 고정시켜 실험을 수행하였다. 실험 결과의 분석을 위하여 냉각온도 분포, 위상데이터를 확보하고, 이를 분석하여 결함 길이를 측정하였다. 냉각결함 검출조건은 적외선열화상 데이터보다 위상잠금 적외선열화상 데이터가 측정 결과의 신뢰도가 높았다.

Delay Switching PLL의 Pull-in 특성 (Pull-in Characteristics of Delay Switching Phase-Locked Loop)

  • 장병화;김재균
    • 대한전자공학회논문지
    • /
    • 제15권5호
    • /
    • pp.13-18
    • /
    • 1978
  • 본 논문에서는 PLL의 pull-in 특성을 개선하기 위하여 delay switching PL난을 제시하였다. phase detector와 low grass filter사이에 간단한 RC delay회로를 삽입하고, 90° shift 시킨 Phase detector출력에 의하여 delay time을 switching하였다. 그 결과 pull-in range는 lock range의 1/2이상으로 넓힐 수 있었으며 pull-in time도 개선되었다. 이 개선된 Pull-in특성은 근사적으로 해석되었으며 실험으로 확인되었다.

  • PDF

비정현 계통 전압하에서 단상 인버터의 PLL 성능 개선 방법 (A Method to Improve the Performance of Phase-Locked Loop (PLL) for a Single-Phase Inverter Under the Non-Sinusoidal Grid Voltage Conditions)

  • Khan, Reyyan Ahmad;Ashraf, Muhammad Noman;Choi, Woojin
    • 전력전자학회:학술대회논문집
    • /
    • 전력전자학회 2017년도 추계학술대회
    • /
    • pp.7-8
    • /
    • 2017
  • The Phase-Locked Loop (PLL) is widely used in grid-tie inverter applications to achieve the synchronization between the inverter and the grid. However, its performance is deteriorated when the grid voltage is not pure sinusoidal due to the harmonics and the frequency deviation. Therefore it is important to design a high performance phase-locked loop (PLL) for the single phase inverter applications to guarantee the quality of the inverter output. In this paper a simple method to improve the performance of the PLL for the single phase inverter is proposed. The proposed PLL is able to accurately estimate the fundamental frequency component of the grid voltage even in the presence of harmonic components. In additional its transient response is fast enough to track a change in grid voltage within two cycles of the fundamental frequency. The effectiveness of the proposed PLL is confirmed through the PSIM simulation and experiments.

  • PDF

저출력 RFID 시스템에서 인식거리 확대를 위한 전력 공급용 RF Shower 시스템 (A Study on the RF Shower System to Extend Interrogating Range for the Low Power RFID Reader System)

  • 정진욱;배재현;오하령;성영락;송호준;장병준;최경;이정석;이홍배;이학용;김종민;신재철;박준석
    • 대한전기학회논문지:시스템및제어부문D
    • /
    • 제55권12호
    • /
    • pp.526-533
    • /
    • 2006
  • In this paper, we presented the synchronization module between RF shower system and RFID Reader to extend interrogating range on Mobile RFID system, Costas Loop and FPLL(Frequency/phase Lock Loop) were used. We achieved compromised range of 3MHz locking frequency, 1ms locking time and figured out remarkable Hopping frequency of the Reader. The prototype of the new designed RFID system has been tested with ISO18000-6 type-B Tag. The read range between designed RFID Reader and Tag has been measured, it increased triple times by adjusting the Shower system output level.

Lock Time 개선과 Jitter 감소를 위한 전하 펌프 PLL (Charge Pump PLL for Lock Time Improvement and Jitter Reduction)

  • 이승진;최평;신장규
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2003년도 하계종합학술대회 논문집 V
    • /
    • pp.2625-2628
    • /
    • 2003
  • Phase locked loops are widely used in many applications such as frequency synthesis, clock/data recovery and clock generation. In nearly all the PLL applications, low jitter and fast locking time is required. Without using adaptive loop filter, this paper proposes very simple method for improving locking time and jitter reduction simultaneously in charge pump PLL(CPPLL) using Daul Phase/Frequency Detector(Dual PFD). Based on the proposed scheme, the lock time is improved by 23.1%, and the jitter is reduced by 45.2% compared with typical CPPLL.

  • PDF

고속 저전압 위상 동기 루프(PLL) 설계 (Design of Low voltage High speed Phase Locked Loop)

  • 황인호;조상복
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2007년도 심포지엄 논문집 정보 및 제어부문
    • /
    • pp.267-269
    • /
    • 2007
  • PLL(Phase Locked Loop) are widely used circuit technique in modern electronic systems. In this paper, We propose the low voltage and high speed PLL. We design the PFD(Phase Frequency Detector) by using TSPC (True Single Phase Clock) circuit to improve the performance and solve the dead-zone problem. We use CP(Charge Pump} and LP(Loop filter) for Negative feedback and current reusing in order to solve current mismatch and switch mismatch problem. The VCO(Voltage controlled Oscillator) with 5-stage differential ring oscillator is used to exact output frequency. The divider is implemented by using D-type flip flops asynchronous dividing. The frequency divider has a constant division ratio 32. The frequency range of VCO has from 200MHz to 1.1GHz and have 1.7GHz/v of voltage gain. The proposed PLL is designed by using 0.18um CMOS processor with 1.8V supply voltage. Oscillator's input frequency is 25MHz, VCO output frequency is 800MHz and lock time is 5us. It is evaluated by using cadence spectra RF tools.

  • PDF

PLL Synthesizer를 이용한 새로운 FM 회로 설계 및 제작 (Design and Implementation of a Novel Frequency Modulation Circuit using Phase Locked Synthesizer)

  • 양승식;이종환;염경환
    • 한국전자파학회:학술대회논문집
    • /
    • 한국전자파학회 2003년도 종합학술발표회 논문집 Vol.13 No.1
    • /
    • pp.224-228
    • /
    • 2003
  • In this paper, for phase lock loop(PLL) synthesizer, we introduce a novel but simple and low cost frequency modulation(FM) circuit of a flat peak frequency deviation for modulation signal from high to very low frequency penetrating into the loop-bandwidth of PLL. The FM circuit was basically designed to compensate an amount of feedback of the loop filter in PLL. The circuit also includes the capability of the adjustment of peak frequency deviation and blocking the interference with the loop filter. The designed circuit was successfully implemented and showed the flat frequency deviation as expected in the design.

  • PDF

단상 계통연계 운전을 위한 다양한 PLL 기법의 성능 평가 (Performance Evaluation of Various PLL Techniques for Single Phase Grids)

  • 파르타 사라티 다스;김경화
    • 전력전자학회:학술대회논문집
    • /
    • 전력전자학회 2013년도 전력전자학술대회 논문집
    • /
    • pp.47-48
    • /
    • 2013
  • In order to evaluate the response of the grid-connected systems, Phase lock technology is widely used in power electronic devices to obtain the phase angle, amplitude, and frequency of the grid voltage because phase locked loop (PLL) algorithms are very important for grid synchronization and monitoring in the grid connected power electronic devices. This paper presents a performance evaluation in tracking grid angular frequency through single phase synchronization techniques which are an enhanced PLL (EPLL), second-order generalized integrator-PLL (SOGI-PLL), and second-order generalized integrator-frequency locked loop (SOGI-FLL). These techniques are properly analyzed through several steps to get the best technique which can track the frequency accurately and smoothly.

  • PDF

비정현 계통 전압하에서 단상 인버터의 PLL 성능 개선 방법 (A Method to Improve the Performance of Phase-Locked Loop (PLL) for a Single-Phase Inverter Under the Non-Sinusoidal Grid Voltage Conditions)

  • 칸 레이안;최우진
    • 전력전자학회논문지
    • /
    • 제23권4호
    • /
    • pp.231-239
    • /
    • 2018
  • The phase-locked loop (PLL) is widely used in grid-tie inverter applications to achieve a synchronization between the inverter and the grid. However, its performance deteriorates when the grid voltage is not purely sinusoidal due to the harmonics and the frequency deviation. Therefore, a high-performance PLL must be designed for single-phase inverter applications to guarantee the quality of the inverter output. This paper proposes a simple method that can improve the performance of the PLL for the single-phase inverter under a non-sinusoidal grid voltage condition. The proposed PLL can accurately estimate the fundamental frequency and theta component of the grid voltage even in the presence of harmonic components. In addition, its transient response is fast enough to track a grid voltage within two cycles of the fundamental frequency. The effectiveness of the proposed PLL is confirmed through the PSIM simulation and experiments.