• Title/Summary/Keyword: Parallel Test

Search Result 1,172, Processing Time 0.033 seconds

Fault Location Algorithm with Ground Capacitance Compensation for Long Parallel Transmission Line (장거리 병렬 송전선로용 대지 정전용량 보상에 의한 고장점 표정 알고리즘)

  • Park, Chul-Won;Kim, Sam-Ryong;Shin, Myong-Chul
    • The Transactions of the Korean Institute of Electrical Engineers P
    • /
    • v.54 no.4
    • /
    • pp.163-170
    • /
    • 2005
  • This paper deals with an improved fault location algorithm with compensation ground capacitance through distributed parameter for a long parallel T/L. For the purpose of fault locating algorithm non-influenced by source impedance and fault resistance, the loop method was used in the system modeling analysis. This algorithm uses a positive and negative sequence of the fault current for high accuracy of fault locating calculation. Power system model of 160km and 300km long parallel T/L was simulated using EMTP software. To evaluate of the proposed algorithm, we used the several different cases 64 sampled data per cycle. The test results show that the proposed algorithm was minimized the error factor and speed of fault location estimation.

Design of a Parallel Pipelined Processor Architecture (병렬 파이프라인 프로세서 아키덱처의 설계)

  • 이상정;김광준
    • Journal of the Korean Institute of Telematics and Electronics B
    • /
    • v.32B no.3
    • /
    • pp.11-23
    • /
    • 1995
  • In this paper, a parallel pipelined processor model which acts as a small VLIW processor architecture and a scheduling algorithm for extracting instruction-level parallelism on this architecture are proposed. The proposed model has a dual-instruction mode which has maximum 4 basic operations being executed in parallel. By combining these basic operations, variable instruction set can be designed for various applications. The scheduling algorithm schedules basic operations for parallel execution and removes pipeline hazards by examining data dependency and resource conflict relations. In order to examine operation and evaluate the performance,a C compiler and a simulator are developed. By simulating various test programs with the compiler and the simulator, the characteristics and the performance result of the proposed architecture are measured.

  • PDF

Development of a Parallel Robot for Testing a Mobile Surveillance Robot Stabilization System (모바일 경계로봇의 안정화 시스템 테스트를 위한 병렬로봇의 개발)

  • Kim, Do-Hyun;Kwon, Jeong-Joo;Kim, Sung-Soo;Choi, Hee-Byoung;Park, Sung-Ho
    • Proceedings of the KSME Conference
    • /
    • 2008.11a
    • /
    • pp.735-738
    • /
    • 2008
  • A 6 D.O.F Stewart platform type parallel robot has been developed as a simulator to test the surveillance robot stabilization control. Since the surveillance robot is installed on the unmanned ground vehicle (UGV), it is required to have a stabilization control system to compensate the disturbance from the UGV. PID control scheme has been applied to the parallel robot to generate controlled motion following the input motion.

  • PDF

The Evaluation of Machining Accuracy and the Machine Simulation for Parallel Kinematic Machine Tool(PKMT) (병렬기구 공직기계의 머신시뮬레이션 및 가공정밀도 평가)

  • Shin, Hyeuk;Ryou, Han-Sik;Ko, Hae-ju;Jung, Yoon-gyo
    • Journal of the Korean Society of Manufacturing Process Engineers
    • /
    • v.8 no.4
    • /
    • pp.41-47
    • /
    • 2009
  • This research deals with evaluation of machining accuracy for Parallel Kinematic Machine Tool(PKMT) applied parallel type robot system with high precision and stiffness. For this purpose, machine simulation is carried out to foreknow collision and interference between workpiece and tool. Furthermore, on the basis of machine simulation data, PKMT is manufactured. Machining accuracy such as cylindricity straightness, squareness, parallelism circularity, concentricity pitch error and yaw error, is measured by using coordinate measuring machine. Test piece for evaluation of machining accuracy is designed and manufactured under the standard of ISO 10791-7.

  • PDF

A Study on the High Speed Breaking of Parallel Arcing (병렬아크의 고속 차단에 관한 연구)

  • Kim, Il-Kwon;Ji, Hong-Keun;Kim, Sung-Uk;Park, Dae-Won;Kil, Gyung-Suk
    • Proceedings of the KSR Conference
    • /
    • 2008.06a
    • /
    • pp.327-331
    • /
    • 2008
  • This paper dealt with high speed breaking method to parallel arcing in low-voltage systems. The proposed high speed breaking circuit consists of a Rogowski coil and an integrator, and operates with an earth leakage circuit breaker (ELCB). A parallel arcing state was simulated by a short circuit using stripped wires. In this test, we analyzed tripping characteristics of the circuit breaker by the length of wires from 5m to 30m. From the experimental results, we confirmed that the proposed method can break the parallel arcing within a few millisecond.

  • PDF

Design of Low power analog Viterbi decoder for PRML signal (PRML 신호용 저전력 아날로그 비터비 디코더 개발)

  • Kim, Hyun-Jung;Kim, In-Cheol;Kim, Hyong-Suk
    • Proceedings of the IEEK Conference
    • /
    • 2006.06a
    • /
    • pp.655-656
    • /
    • 2006
  • A parallel analog Viterbi decoder which decodes PR (1,2,2,1) signal of optical disc has been fabricated into chip. The proposed parallel analog Viterbi decoder implements the functions of the conventional digital Viterbi decoder utilizing the analog parallel processing circuits. In this paper, the analog parallel Viterbi decoding technology is applied for the PR signal. The benefit of analog processing is the low power consumption and the less silicon consumption. The test results of the fabricated chip are reported in this paper.

  • PDF

An on-line non-invasive network monitor for the SPAX parallel computer (SPAX 병렬 컴퓨터에서의 온라인 무간섭 네트워크 성능 감시기)

  • 이승구
    • Journal of the Korean Institute of Telematics and Electronics C
    • /
    • v.34C no.6
    • /
    • pp.44-50
    • /
    • 1997
  • This paper describes the design and test of an on-line non-invasive network performance monitor (hardware portion) for the SPAX parallel computer. The SPAX parallel computer supports up to 256 intel P6 processors with 4 P6 processors constituting a processign node. The nodes are interconnected with a dual two-level crossbar network calle dXcent-net. Since the performance of the SPAX parallel computer is highly dependent on the proper and efficient operation of the network, an on-line non-invasive network performance monitor (with hardware components) has been developed to aid in the monitoring and tunign of the Xcent-net. Successful testing of a prototype node monitor board and PC interface system shows that our monitor design provides a low-cost practical solution to this problem.

  • PDF

Control of Parallel Connected Three-Phase PWM Converters without Inter-Module Reactors

  • Jassim, Bassim M.H.;Zahawi, Bashar;Atkinson, David J.
    • Journal of Power Electronics
    • /
    • v.15 no.1
    • /
    • pp.116-122
    • /
    • 2015
  • This paper presents a new current sharing control strategy for parallel-connected, synchronised three-phase DC-AC converters employing space vector pulse width modulation (SVPWM) without current sharing reactors. Unlike conventional control methods, the proposed method breaks the paths of the circulating current by dividing the switching cycle evenly between parallel connected equally rated converters. Accordingly, any inter-module reactors or circulating current control will be redundant, leading to reductions in system costs, size, and control algorithm complexity. Each converter in the new scheme employs a synchronous dq current regulator that uses only local information to attain a desired converter current. A stability analysis of the current controller is included together with a simulation of the converter and load current waveforms. Experimental results from a 2.5kVA test rig are included to verify the proposed control method.

Implementation of high-speed parallel data transfer for MCG signal acquisition (심자도 신호 획득을 위한 고속 병렬 데이터 전송 구현)

  • Lee, Dong-Ha;Yoo, Jae-Tack
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2004.11a
    • /
    • pp.444-447
    • /
    • 2004
  • A heart diagnosis system adopts hundreds of Superconducting Quantum Interface Device(SQUID) sensors for precision MCG(Magnetocardiogram) or MEG(Magnetoencephalogram) signal acquisitions. This system requires correct and real-time data acquisition from the sensors in a required sampling interval, i.e., 1 mili-second. This paper presents our hardware design and test results, to acquire data from 256 channel analog signal with 1-ksample/sec speed, using 12-bit 8-channel ADC devices, SPI interfaces, parallel interfaces, and 8-bit microprocessors. We chose to implement parallel data transfer between microprocessors as an effective way of achieving such data collection. Our result concludes that the data collection can be done in 250 ${\mu}sec$ time-interval.

  • PDF

Effect of Flow Inlet or Outlet Direction on Air-Water Two-Phase Distribution in a Parallel Flow Heat Exchanger Header

  • Kim, Nae-Hyun;Kim, Do-Young;Cho, Jin-Pyo;Kim, Jung-Oh;Park, Tae-Kyun
    • International Journal of Air-Conditioning and Refrigeration
    • /
    • v.16 no.2
    • /
    • pp.37-43
    • /
    • 2008
  • The air and water flow distributions are experimentally studied for a round header - ten flat tube configuration. Three different inlet orientation modes (parallel, normal, vertical) were investigated. Tests were conducted with downward flow configuration for the mass flux from 70 to $130kg/m^2s$, quality from 0.2 to 0.6, non-dimensional protrusion depth (h/D) from 0,0 to 0.5. It is shown that, for almost all the test conditions, vertical inlet yielded the best flow distribution, followed by normal and parallel inlet. Possible explanation is provided using flow visualization results.