• 제목/요약/키워드: PLL

검색결과 952건 처리시간 0.027초

초음파 용접 시스템 설계에 관한 연구 (A Study on Ultrasonic Welding System Design)

  • 홍정표;정승환;원태현;권순재
    • 전력전자학회:학술대회논문집
    • /
    • 전력전자학회 2008년도 하계학술대회 논문집
    • /
    • pp.164-166
    • /
    • 2008
  • Ultrasonic welder joins with a horn and a booster for amplification of the mechanical displacement. This coupling generates other resonance points at a frequency range lower than the piezoelectric material's resonance frequency. Therefore, frequency variation range through PLL control was proposed in order to prevent reaction to these resonance points.

  • PDF

WDM 방식을 이용한 DPLL 구현에 관한 연구 (A Study on the DPLL Implementation using the WDM Phase Detector)

  • 이상목;정재훈;최상태;한일송
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1987년도 전기.전자공학 학술대회 논문집(II)
    • /
    • pp.950-953
    • /
    • 1987
  • A wave difference method(WDH) phase detector for timing recovery is designed in the digital subscriber loop receiver. This paper describes the architecture and experimental results of the WDM, tankless timing extraction PLL. The results show that the designed WDM timing extraction circuit have stable jitter performance without the use of high precision LC tank circuit.

  • PDF

불평형 전원전압 하에서 삼상 PWM 컨버터의 전류 보상 기법 (Current Compensation Method of a Three Phase PWM Converter under Unbalanced Source Voltages)

  • 박내춘;김상훈
    • 전력전자학회:학술대회논문집
    • /
    • 전력전자학회 2012년도 추계학술대회 논문집
    • /
    • pp.109-110
    • /
    • 2012
  • 본 논문에서는 불평형 전원 전압 하에서 삼상 PWM 컨버터의 전류 보상 기법을 제안하였다. 전원 전압이 불평형인 경우 PLL(Phase Locked Loop)를 이용하여 추출한 위상각에는 왜곡 성분이 포함된다. 이러한 왜곡된 위상각으로 컨버터를 제어하는 경우 입력 전류에도 고조파가 포함되게 된다. 본 논문에서는 불평형 전원 전압 하에서도 입력 전류의 THD(Total Harmonic Distortion)를 IEEE Std. 519 규정인 5% 이내로 제한할 수 있도록 하는 전류 보상 기법을 제안하였다. 제안된 기법은 시뮬레이션을 통해 그 타당성을 검증하였다.

  • PDF

A Study on Improvement of the Channel Efficiency of FH-SS Transceiver Based on DDS Technique

  • Kim, Gi-Rae;Choi, Young-Kyu
    • Journal of information and communication convergence engineering
    • /
    • 제6권1호
    • /
    • pp.47-50
    • /
    • 2008
  • A novel high channel efficiency transceiver based on a fast acquisition frequency synthesizer has been designed. The direct digital synthesis (DDS) technique is applied and a simple memory look-up table is incorporated to expedite channel acquisition. The technique simplifies the frequency control process in the transceiver and thus reduces the channel switching time. As a result, the channel efficiency is improved. The designed transceiver is ideal for frequency hopping mobile communication applications.

확장 칼만 필터를 이용한 PWM 컨버터 센서리스 제어기법 (Sensorless Control of PWM Converter Using Extended Kalman Filter)

  • 허승민;강구배;남광희
    • 전력전자학회:학술대회논문집
    • /
    • 전력전자학회 1999년도 전력전자학술대회 논문집
    • /
    • pp.671-674
    • /
    • 1999
  • In the PWM converter, PLL(Phase Locked Loop) is usually used as a tool which senses the angle of input voltage. This is sensitive to nois and needs additional hardware. In this work, we propose a sensorless control scheme of PWM converter using EKF(Extended Kalman Filter). EKF estimates a phase angle of input voltage from nonlinear state equation using measured phase currents. We control power factor and DC-link voltage utilizing the estimated phase angle. We demonstrate the effectiveness of the proposed estimation algorithm through simulations.

  • PDF

IGBT를 이용한 단산 PWM정류기 병렬운전 (The Parallel Operation of Single Phase PWM Rectifier using IGBT)

  • 이현원;장성영;김연준;이광주;김남해
    • 전력전자학회:학술대회논문집
    • /
    • 전력전자학회 1999년도 전력전자학술대회 논문집
    • /
    • pp.122-125
    • /
    • 1999
  • The AC-to-DC single-phase PWM rectifier for traction applications using high power semiconductor, IGCT is made and tested. Parallel operation of two PWM converter is adopted for increasing capacity of converters. For reducing harmonics, the harmonic content is eliminated by the phase shift between two converters switching phase. The output voltage control is achieved by interns calculation without detecting the input current. The part of PLL used for controlling power factor is simply implemented by software.

  • PDF

Verilog-A를 이용한 행위수준에서의 아날로그 회로 모델링 (Analog Circuit Modelings in Behavioral Level using Verilog-A)

  • 이길재;김태련;채상훈;정희범
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2000년도 추계종합학술대회 논문집(2)
    • /
    • pp.212-215
    • /
    • 2000
  • This paper introduces to design analog circuits with Verilog-A. It is a tool for design and simulation of analog ICs in behavioral level. Verilog-A has been already established standard and used to IP development in USA. We have proved the possibility of Verilog-A by comparing with measurement data of a fabricated 235MHz PLL circuit. This paper also describes another advantage of Verilog-A.

  • PDF

자기 동조법에 의한 정현파 간섭음 제거 (Sinusoidal Interference Rejection by Self-Tuning Method)

  • 유흥균;염동홍;안수길
    • 한국음향학회지
    • /
    • 제5권3호
    • /
    • pp.44-49
    • /
    • 1986
  • 회로의 간편성에 최대 역점을 두어 PLL을 이용한 정현파 간섭음을 실시간으로 제거하는 방식을 제안하였다. SC 여파기를 이용한 적응 노치 여파기ㅘ 적응 대역 여파기를 자기 동조법으로 구동시킴으 로써 간섭음을 제거하였다. SC 여파기의 구동 스위칭 주파수는 제거하려는 신호 주파수으 L49배가 되 도록 하엿으며 소자의 동작 특성상 4KHz의 간섭음 제거 대역을 갖게 된다. 노치 여파기는 6차 여파기 이고 감쇄도는 중심 주파수에서 약 -56dB이다.

  • PDF

산술 연산 구조의 VCO를 이용한 3.3V 고주파수 CMOS 주파수 합성기의 설계 (Design of a 3.3V high frequency CMOS PLL with an arithmetic functionality VCO)

  • 한윤철;윤광섭
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2001년도 하계종합학술대회 논문집(2)
    • /
    • pp.81-84
    • /
    • 2001
  • In recent years, the design of CMOS VCO at ever-higher frequencies has gained interest. This paper proposes an arithmetic functionality VCO circuit based on a differential ring oscillator for operating in high frequency. The proposed VCO architecture with half adder is able to produce two times higher frequency with my delay cell than conventional VCO produce double oscillation frequency and power dissipation is 14.59mW.

  • PDF

무선 통신용 Dual-Modulus Prescaler 위상고정루프(PLL)의 간단한 분주 구조 (Simple Dividing Architecture of Dual-Modulus Prescaler Phase-Locked Loop for Wireless Communication)

  • 김태우;이순섭;최광석;김수원
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 1999년도 추계종합학술대회 논문집
    • /
    • pp.271-274
    • /
    • 1999
  • This paper proposes a simple architecture of digital dividing block in dual-modulus prescaler phase-locked loop used in the wireless communication. Proposed architecture eliminates a swallow counter in the conventional one and demonstrates the advantages in reducing the power consumption and the gate-counts. Therefore, it is suitable for small die area and low power applications. The circuit is designed in a standard 0.35${\mu}{\textrm}{m}$ CMOS process.

  • PDF