• Title/Summary/Keyword: PLL

Search Result 951, Processing Time 0.021 seconds

A Study on X-band Frequency Synthesizer for Radar Transceiver (레이더 송수신기용 X 밴드 주파수 합성기에 관한 연구)

  • Park, Dong-Kook;Lee, Hyun-Soo
    • Journal of Advanced Marine Engineering and Technology
    • /
    • v.30 no.3
    • /
    • pp.444-448
    • /
    • 2006
  • In this paper, a frequency synthesizer for X-band FMCW radars is proposed. Some X-band FMCW radars have been used as a level sensor for tanker ship and the resolution of the level sensor may be mainly depend on linearity of frequency sweep. For a linear frequency sweep. the proposed synthesizer employs a phase-locked loop using prescalars and a high speed digital PLL chip. The measured results show that the linear frequency sweep range is from 10 GHz to 11 GHz and the output power of the synthesizer is minium 7 dBm. and the phase noise is about -80 dBc/Hz at 100 KHz offset from 11 GHz.

DSP Implementation of the Adaptive BPSK demodulator for Underwater acoustic communication (수중 초음파 통신을 위한 적응형 BPSK 복조기의 DSP 구현)

  • Jeon, Jae-Kuk;Park, Chan-Sub;Joo, Hyung-Jun;Kim, Ki-Man
    • Proceedings of the Korean Society of Marine Engineers Conference
    • /
    • 2006.06a
    • /
    • pp.109-110
    • /
    • 2006
  • The performance of a digital baseband signal processing and data transmission rate depends on the modulation technique. In this paper, We implemented DSP communication system for Underwater acoustic communication using by adaptive BPSK modem technique. In order to implement adaptive modem, we suggested SNR detection block. SNR detection block has the reference SNR value that selects between window filter path and matched filter path. In this paper, suggested system is based on software interface and all Hardware(PLL, modem filter, equalizer etc) is implemented by software, exclusive of DSP, A/D, D/A converter, SDRAM and Flash memory.

  • PDF

A Spread Spectrum Clock Generator for DisplayPort 1.2 with a Hershey-Kiss Modulation Profile

  • Oh, Seung-Wook;Park, Hyung-Min;Moon, Yong-Hwan;Kang, Jin-Ku
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.13 no.4
    • /
    • pp.282-290
    • /
    • 2013
  • This paper describes a spread spectrum clock generator (SSCG) circuit for DisplayPort 1.2 standard. A Hershey-Kiss modulation profile is generated by dual sigma-delta modulators. The structure generates various modulation slopes to shape a non-linear modulation profile. The proposed SSCG for DisplayPort 1.2 generates clock signals with 5000 ppm down spreading with a Hershey-Kiss modulation profile at three different clock frequencies, 540 MHz, 270 MHz and 162 MHz. The measured peak power reduction is about 15.6 dB at 540 MHz with the chip fabricated using a $0.13{\mu}m$ CMOS technology.

Control of servomotor for hospital mobile robots

  • Kimura, Ichiro;Watanabe, Keigo;Jin, Sang-Ho;Kaneko, Satoru
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 1990.10b
    • /
    • pp.1093-1097
    • /
    • 1990
  • A d.c. servomotor with pulse encoder is used to improve the movement of a hospital mobile robot along the desired line. We can achieve an improved movement of the robot by applying a PLL control. It is then shown that we can also reduce 42% of the power dissipation by the use of a PWM control. Furthermore, some simulation studies are presented to illustrate the design of PI control and optimal regulator for the control of the d.c. servomotor.

  • PDF

A 2.5Gbps High speed driver for a next generation connector (차세대 연결망용 2-SGbps급 고속 드라이버)

  • 남기현;김수원
    • Proceedings of the IEEK Conference
    • /
    • 2001.06b
    • /
    • pp.53-56
    • /
    • 2001
  • With the ever increasing clock frequency and integration level of CMOS circuits, I/O(input/output) and interconnect issues are becoming a growing concern. In this thesis, we propose the 2.5Gbps high speed input driver This driver consists of four different blocks, which are the high speed serializer , PECL(pseudo emitter coupled logic) Line Driver, PLL(phase lock loop) and pre-emphasis signal generator. The proposed pre-emphasis block will compensate the high frequency components of the 2.5Gbps data signal. Using the pre-emphasis block, we can obtain 2.5Gbps data signal with differential peak to peak voltage about 900 m $V_{p.p}$ This driver structure is on fabrication in 2.5v/10.25um 1poly, 5metal CMOS process.

  • PDF

VLSIs for the MAC TV System - Part III. A Data and Clock Recovery Circuit (MAC 방식 TV 시스템용 IC의 설계 - III. 신호 및 클럭 복원기)

  • Moon, Yong;Jeong, Deog-Kyoon
    • Journal of the Korean Institute of Telematics and Electronics B
    • /
    • v.32B no.12
    • /
    • pp.1644-1651
    • /
    • 1995
  • A data and clock recovery integrated circuit for MAC (Multiplexed Analog Component) TV standard is described. The chip performs the recovery of a system clock from a digitally encoded voice signal, clamping of a video signal for DC-level restoration, and precise gain control of a video signal in the presence of a large amplitude variation. A PLL (Phase Locked Loop) is used for timing recovery and a new gain control circuit is proposed which enhances its accuracy and dynamic range by employing two identical four-quadrant analog multipliers. The chip is designed in full custom with 1.5um BiCMOS technology, and layout verification is completed by post-simulation with the extracted circuit.

  • PDF

A Study on the Manufacture of the Continuum Receiver System for Observing Cosmic Radio Waves (우주전파 관측용 연속파 수신시스템 제작에 관한 연구)

  • 서정빈;이창훈;임인성;한석태
    • Journal of the Korean Institute of Telematics and Electronics B
    • /
    • v.31B no.9
    • /
    • pp.67-75
    • /
    • 1994
  • In this paper, we manufactured the continuum receiver system for observing the continuum waves emitted from the continuum sources with using the 14m radio-telescope. The receiving system measures the total power of the continuum sources and consists of DC-amplifier, beam-chopper system. Phase-Locked Loop(PLL) circuit, blanking circuit and its period selection circuit, V/F converter, and counter part which are capable of interfacing with the computer which is used for a data acquisition and making the radio-telescope track the source. We compared the obsevation results which use the existing DVM method with the observation results which use the continuum receiver to measure the total power of the sources. Moreover, by method of beam switching observation which uses newly installed beam chopper system. We can significantly improve the observational efficiency more than the existing position switching observation method.

  • PDF

Parallel operating technique for the stand alone PV PCS (독립형 태양광 인버터의 병렬 운전 기법)

  • Jeong, Ku-In;Kwon, Jung-Min
    • Journal of the Korean Solar Energy Society
    • /
    • v.35 no.6
    • /
    • pp.9-15
    • /
    • 2015
  • In this paper, a parallel operating technique for the stand alone photovoltaic (PV) power conditioning system (PCS) is proposed. The proposed parallel operating technique can increase the power rating of the system easily. Also, it provide three-phase connection function. The proposed technique does not separated master and slave system. Also, it does not use the separated synchronization line. Therefore, the PCS can supply continuous power even if one of the PCS breaks down. This technique is composed of a phase locked loop (PLL) control, droop control, current limit control and etc. Experimental result obtained on 2-kW prototype to verify the proposed technique.

Characterization of carrier-envelope-offset frequency of a femtosecond laser stabilized by the direct CEP locking method

  • Luu, Tran Trung;Lee, Jae-Hwan;Kim, Eok-Bong;Park, Chang--Yong;Yu, Tae-Jun;Nam, Chang-Hee
    • Proceedings of the Optical Society of Korea Conference
    • /
    • 2009.10a
    • /
    • pp.241-242
    • /
    • 2009
  • Characterics of carrier-envelope-offset frequency ($f_{ceo}$) of a femtosecond laser stabilized by the direct locking method were investigated using two f-to-2f interferometers. The stability of $f_{ceo}$ was comaparable to that achieved with a conventional PLL method.

  • PDF

Constraint Condition of the Loop Filter for the Convergence of Random Jitter Accumulation in Digital Repeater Chain (디지털 중계단에서 랜덤 지터 누적의 수렴을 위한 루우프 여파기의 제한조건)

  • 유흥균;안수길
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.24 no.4
    • /
    • pp.548-552
    • /
    • 1987
  • The constraint condition of the loop filter is persented for the convergence of the random jitter accumulation fo the 2-nd order PLL (phase-locked loop) circuit used in digital regenerative repeater. This condition is confirmed under the assumption that the number of repeater chain is 5, bandwidth is 100. 0KHz, the power spectral density of white Gaussian noise is 1.0x10**-6 [W/Hz]. Also, it is shown that if the condition is satisfied, the accumulated random jitter and the alignment jitter will have the saturation characteristics.

  • PDF