• 제목/요약/키워드: Oxide Semiconductor

검색결과 1,419건 처리시간 0.023초

Optimization of Gate Stack MOSFETs with Quantization Effects

  • Mangla, Tina;Sehgal, Amit;Saxena, Manoj;Haldar, Subhasis;Gupta, Mridula;Gupta, R.S.
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제4권3호
    • /
    • pp.228-239
    • /
    • 2004
  • In this paper, an analytical model accounting for the quantum effects in MOSFETs has been developed to study the behaviour of $high-{\kappa}$ dielectrics and to calculate the threshold voltage of the device considering two dielectrics gate stack. The effect of variation in gate stack thickness and permittivity on surface potential, inversion layer charge density, threshold voltage, and $I_D-V_D$ characteristics have also been studied. This work aims at presenting a relation between the physical gate dielectric thickness, dielectric constant and substrate doping concentration to achieve targeted threshold voltage, together with minimizing the effect of gate tunneling current. The results so obtained are compared with the available simulated data and the other models available in the literature and show good agreement.

A Unified Potentiostat for Electrochemical Glucose Sensors

  • Sohn, Ki-Sung;Oh, Seok-Jae;Kim, Eui-Jin;Gim, Jeong-Min;Kim, Nam-Soo;Kim, Yeong-Seuk;Kim, Jong-Won
    • Transactions on Electrical and Electronic Materials
    • /
    • 제14권5호
    • /
    • pp.273-277
    • /
    • 2013
  • A unified potentiostat circuit for both $O_2$- and $H_2O_2$- based electrochemical glucose sensors was proposed and its function was verified by circuit simulations and measurement results of a fabricated chip. This circuit consisted of an operational amplifier, a comparator and current mirrors. The proposed circuit was fabricated with a $0.13{\mu}m$ thick oxide CMOS process and an active area of $360{\mu}m{\times}100{\mu}m$. The measurements revealed an input operation range from 0.5 V to 1.6 V in the $H_2O_2$- based bio-sensor and from 1.7 V to 2.6 V in the $O_2$- based bio-sensor with a supply voltage of 3.3 V. The evaluation results showed that the proposed potentiostat circuit is suitable for measuring the electrochemical cell currents of both $O_2$- and $H_2O_2$- based glucose sensors.

반도체 제조 공정에서 실리콘 표면에 유입된 Stress의 마이크로 Raman 분광분석 (Micro Raman Spectroscopic Analysis of Local Stress on Silicon Surface in Semiconductor Fabrication Process)

  • 손민영;정재경;박진성;강성철
    • 분석과학
    • /
    • 제5권4호
    • /
    • pp.359-366
    • /
    • 1992
  • 본 논문은 마이크로 Raman 분광분석법을 이용하여 국부적 열산화 후 실리콘 표면에 유입되는 스트레스를 평가한 것이다. 국부적 열산화 후 실리콘 표면에 유입되는 스트레스는 실리콘 산화막과 active 영역의 경계 부분에서 최대치를 나타내었다. Active 영역의 크기가 작아질수록 스트레스량은 증가하며, 이는 스트레스가 active 영역의 크기에 의존함을 보여 주는 것이다. 또한, active 영역이 $0.45{\mu}m$인 세 가지 소자 분리 공정, A, B, moB를 평가한 결과 moB 공정의 스트레스 값이 가장 작았으며, 새부리 효과도 가장 작았다.

  • PDF

A 13.56 MHz Radio Frequency Identification Transponder Analog Front End Using a Dynamically Enabled Digital Phase Locked Loop

  • Choi, Moon-Ho;Yang, Byung-Do;Kim, Nam-Soo;Kim, Yeong-Seuk;Lee, Soo-Joo;Na, Kee-Yeol
    • Transactions on Electrical and Electronic Materials
    • /
    • 제11권1호
    • /
    • pp.20-23
    • /
    • 2010
  • The analog front end (AFE) of a radio frequency identification transponder using the ISO 14443 type A standard with a 100% amplitude shift keying (ASK) modulation is proposed in this paper and verified by circuit simulations and measurements. This AFE circuit, using a 13.56 MHz carrier frequency, consists of a rectifier, a modulator, a demodulator, a regulator, a power on reset, and a dynamically enabled digital phase locked loop (DPLL). The DPLL, with a charge pump enable circuit, was used to recover the clock of a 100% modulated ASK signal during the pause period. A high voltage lateral double diffused metal-oxide semiconductor transistor was used to protect the rectifier and the clock recovery circuit from high voltages. The proposed AFE was fabricated using the $0.18\;{\mu}m$ standard CMOS process, with an AFE core size of $350\;{\mu}m\;{\times}\;230\;{\mu}m$. The measurement results show that the DPLL, using a demodulator output signal, generates a constant 1.695 MHz clock during the pause period of the 100% ASK signal.

Possibility of Benzene Exposure in Workers of a Semiconductor Industry Based on the Patent Resources, 1990-2010

  • Choi, Sangjun;Park, Donguk;Park, Yunkyung
    • Safety and Health at Work
    • /
    • 제12권3호
    • /
    • pp.403-415
    • /
    • 2021
  • Background: This study aimed to assess the possibility of benzene exposure in workers of a Korean semiconductor manufacturing company by reviewing the issued patents. Methods: A systematic patent search was conducted with the Google "Advanced Patent Search" engine using the keywords "semiconductor" and "benzene" combined with all of the words accessed on January 24, 2016. Results: As a result of the search, we reviewed 75 patent documents filed by a Korean semiconductor manufacturing company from 1994 to 2010. From 22 patents, we found that benzene could have been used as one of the carbon sources in chemical vapor deposition for capacitor; as diamond-like carbon for solar cell, graphene formation, or etching for transition metal thin film; and as a solvent for dielectric film, silicon oxide layer, nanomaterials, photoresist, rise for immersion lithography, electrophotography, and quantum dot ink. Conclusion: Considering the date of patent filing, it is possible that workers in the chemical vapor deposition, immersion lithography, and graphene formation processes could be exposed to benzene from 1996 to 2010.

터널 산화막 전하선택형 태양전지를 위한 인 도핑된 비정질 실리콘 박막의 패시베이션 특성 연구 (Passivation Properties of Phosphorus doped Amorphous Silicon Layers for Tunnel Oxide Carrier Selective Contact Solar Cell)

  • 이창현;박현정;송호영;이현주;;강윤묵;이해석;김동환
    • Current Photovoltaic Research
    • /
    • 제7권4호
    • /
    • pp.125-129
    • /
    • 2019
  • Recently, carrier-selective contact solar cells have attracted much interests because of its high efficiency with low recombination current density. In this study, we investigated the effect of phosphorus doped amorphous silicon layer's characteristics on the passivation properties of tunnel oxide passivated carrier-selective contact solar cells. We fabricated symmetric structure sample with poly-Si/SiOx/c-Si by deposition of phosphorus doped amorphous silicon layer on the silicon oxide with subsequent annealing and hydrogenation process. We varied deposition temperature, deposition thickness, and annealing conditions, and blistering, lifetime and passivation quality was evaluated. The result showed that blistering can be controlled by deposition temperature, and passivation quality can be improved by controlling annealing conditions. Finally, we achieved blistering-free electron carrier-selective contact with 730mV of i-Voc, and cell-like structure consisted of front boron emitter and rear passivated contact showed 682mV i-Voc.

원자힘현미경을 이용한 탄화규소 미세 패터닝의 Scanning Kelvin Probe Microscopy 분석 (Scanning Kelvin Probe Microscope analysis of Nano-scale Patterning formed by Atomic Force Microscopy in Silicon Carbide)

  • 조영득;방욱;김상철;김남균;구상모
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2009년도 추계학술대회 논문집
    • /
    • pp.32-32
    • /
    • 2009
  • Silicon carbide (SiC) is a wide-bandgap semiconductor that has materials properties necessary for the high-power, high-frequency, high-temperature, and radiation-hard condition applications, where silicon devices cannot perform. SiC is also the only compound semiconductor material. on which a silicon oxide layer can be thermally grown, and therefore may fabrication processes used in Si-based technology can be adapted to SiC. So far, atomic force microscopy (AFM) has been extensively used to study the surface charges, dielectric constants and electrical potential distribution as well as topography in silicon-based device structures, whereas it has rarely been applied to SiC-based structures. In this work, we investigated that the local oxide growth on SiC under various conditions and demonstrated that an increased (up to ~100 nN) tip loading force (LF) on highly-doped SiC can lead a direct oxide growth (up to few tens of nm) on 4H-SiC. In addition, the surface potential and topography distributions of nano-scale patterned structures on SiC were measured at a nanometer-scale resolution using a scanning kelvin probe force microscopy (SKPM) with a non-contact mode AFM. The measured results were calibrated using a Pt-coated tip. It is assumed that the atomically resolved surface potential difference does not originate from the intrinsic work function of the materials but reflects the local electron density on the surface. It was found that the work function of the nano-scale patterned on SiC was higher than that of original SiC surface. The results confirm the concept of the work function and the barrier heights of oxide structures/SiC structures.

  • PDF

2층 질하막 MNOS구조의 비휘발성 기억특성에 관한 연구 (A study on the nonvolatile memory characteristics of MNOS structures with double nitride layer)

  • 이형욱
    • E2M - 전기 전자와 첨단 소재
    • /
    • 제9권8호
    • /
    • pp.789-798
    • /
    • 1996
  • The double nitride layer Metal Nitride Oxide Semiconductor(MNOS) structures were fabricated by variating both gas ratio and nitride thickness, and by duplicating nitride deposited and one nitride layer MNOS structure to improve nonvolatile memory characteristics of MNOS structures by Low Pressure Chemical Vapor Deposition(LPCVD) method. The nonvolatile memory characteristics of write-in, erase, memory retention and degradation of Bias Temperature Stress(BTS) were investigated by the homemade automatic .DELTA. $V_{FB}$ measuring system. In the trap density double nitride layer structures were higher by 0.85*10$^{16}$ $m^{-2}$ than one nitride layer structure, and the AVFB with oxide field was linearly increased. However, one nitride layer structure was linearly increased and saturated above 9.07*10$^{8}$ V/m in oxide field. In the erase behavior, the hole injection from silicon instead of the trapped electron emission was observed, and also it was highly dependent upon the pulse amplitude and the pulse width. In the memory retentivity, double nitrite layer structures were superior to one nitride layer structure, and the decay rate of the trapped electron with increasing temperature was low. At increasing the number on BTS, the variance of AVFB of the double nitride layer structures was smaller than that of one nitride layer structure, and the trapped electron retention rate was high. In this paper, the double nitride layer structures were turned out to be useful in improving the nonvolatile memory characteristics.

  • PDF

버퍼막 두께에 따른 ZnO/ZnO/p-Si(111) 이종접합 다이오드 특성 평가 (Dependence of the Heterojunction Diode Characteristics of ZnO/ZnO/p-Si(111) on the Buffer Layer Thickness)

  • 허주회;류혁현;이종훈
    • 한국재료학회지
    • /
    • 제21권1호
    • /
    • pp.34-38
    • /
    • 2011
  • In this study, the effects of an annealed buffer layer with different thickness on heterojunction diodes based on the ZnO/ZnO/p-Si(111) systems were reported. The effects of an annealed buffer layer with different thickness on the structural, optical, and electrical properties of zinc oxide (ZnO) films on p-Si(111) were also studied. Before zinc oxide (ZnO) deposition, different thicknesses of ZnO buffer layer, 10 nm, 30 nm, 50 nm and 70 nm, were grown on p-Si(111) substrates using a radio-frequency sputtering system; samples were subsequently annealed at $700^{\circ}C$ for 10 minutes in $N_2$ in a horizontal thermal furnace. Zinc oxide (ZnO) films with a width of 280nm were also deposited using a radio-frequency sputtering system on the annealed ZnO/p-Si (111) substrates at room temperature; samples were subsequently annealed at $700^{\circ}C$ for 30 minutes in $N_2$. In this experiment, the structural and optical properties of ZnO thin films were studied by XRD (X-ray diffraction), and room temperature PL (photoluminescence) measurements, respectively. Current-voltage (I-V) characteristics were measured with a semiconductor parameter analyzer. The thermal tensile stress was found to decrease with increasing buffer layer thickness. Among the ZnO/ZnO/p-Si(111) diodes fabricated in this study, the sample that was formed with the condition of a 50 nm thick ZnO buffer layer showed a strong c-axis preferred orientation and I-V characteristics suitable for a heterojunction diode.

황화 암모늄을 이용한 Al2O3/HfO2 다층 게이트 절연막 트랜지스터 전기적 및 계면적 특성 향상 연구 (Improvement of the carrier transport property and interfacial behavior in InGaAs quantum well Metal-Oxide-Semiconductor Field-Effect-Transistors with sulfur passivation)

  • 김준규;김대현
    • 센서학회지
    • /
    • 제29권4호
    • /
    • pp.266-269
    • /
    • 2020
  • In this study, we investigated the effect of a sulfur passivation (S-passivation) process step on the electrical properties of surface-channel In0.7Ga0.3As quantum-well (QW) metal-oxide-semiconductor field-effect transistors (MOSFETs) with S/D regrowth contacts. We fabricated long-channel In0.7Ga0.3As QW MOSFETs with and without (NH4)2S treatment and then deposited 1/4 nm of Al2O3/HfO2 through atomic layer deposition. The devices with S-passivation exhibited lower values of subthreshold swing (74 mV/decade) and drain-induced barrier lowering (19 mV/V) than the devices without S-passivation. A conductance method was applied, and a low value of interface trap density Dit (2.83×1012 cm-2eV-1) was obtained for the devices with S-passivation. Based on these results, interface traps between InGaAs and high-κ are other defect sources that need to be considered in future studies to improve III-V microsensor sensing platforms.