• Title/Summary/Keyword: Open/Short Test

Search Result 99, Processing Time 0.042 seconds

Test Method of an Embedded CMOS OP-AMP (내장된 CMOS 연산증폭기의 테스트 방법)

  • 김강철;송근호;한석붕
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.7 no.1
    • /
    • pp.100-105
    • /
    • 2003
  • In this paper, we propose the novel test method effectively to detect short and open faults in CMOS op-amp. The proposed method uses a sinusoidal signal with higher frequency than unit gain bandwidth. Since the proposed test method doesn't need complex algorithm to generate test pattern, the time of test pattern generation is short, and test cost is reduced because a single test pattern is able to detect all target faults. To verify the proposed method, CMOS two-stage operational amplifier with short and open faults is designed and the simulation results of HSPICE for the circuit have shown that the proposed test method can detect short and open faults in CMOS op-amp.

A Novel Testing Method for Operational Amplifier Using Offset and High Frequency (오프셋과 고주파수를 이용한 연산증폭기의 새로운 테스트 방식)

  • 송근호;백한석;문성룡;서정훈;김강철;한석붕
    • Proceedings of the IEEK Conference
    • /
    • 2000.06b
    • /
    • pp.189-192
    • /
    • 2000
  • In this paper, we propose the novel test method to detect short and open faults in CMOS Op-amp. The proposed method is composed of two test steps - the offset and the high frequency test. Using HSPICE simulation, we get a 100% fault coverage. To verify the proposed method, we design and fabricate the CMOS op-amp that contains various short and open faults through Hyundai 0.65$\mu\textrm{m}$ 2-poly 2-metal CMOS process. Experimental results of fabricated chip demonstrate that the proposed test method can detect short and open faults in CMOS Op-amp.

  • PDF

A Study on 30 kVA Super-Conducting Generator Performance using Open Circuit, Short Circuit Characteristics, and Load Tests (개방회로, 단락회로 특성시험 및 부하시험을 이용한 30 kVA 초전도 발전기의 특성해석)

  • Ha, Gyeong-Deok;Hwang, Don-Ha;Park, Do-Yeong;Kim, Yong-Ju;Gwon, Yeong-Gil;Ryu, Gang-Sik
    • The Transactions of the Korean Institute of Electrical Engineers B
    • /
    • v.49 no.2
    • /
    • pp.85-92
    • /
    • 2000
  • 30 kVA rotating-field type Super-Conducting Generator is built and tested with intensive FE(Finite Element) analysis. The generator is driven by VVVF inverter-fed induction motor. Open Circuit Characteristic(OCC) and Short Circuit Characteristic(SCC) are presented in this paper. Also, the test result under the light load(up to 3.6 kW) are given. From the design stage, 2-D FE analysis coupled with the external circuit has been performed. The external circuit includes the end winding resistance and reactance as well as two dampers. When compared with the test data, the FE analysis results show a very good agreement.

  • PDF

Fabrication and Characteristics of 30〔kVA〕 Superconducting Generator (30(kVA) 초전도발전기 제작 및 특성)

  • ;;;;;;;I. Muta;I. Hoshino
    • Progress in Superconductivity and Cryogenics
    • /
    • v.3 no.2
    • /
    • pp.32-38
    • /
    • 2001
  • A 30[kVA] superconducting generator (SCG) is built and tested at Korea Electrotechnology Research Institute (KERI) in Korea. This superconducting generator has an air-gap winding instead of the typical steel teeth structure. The rotor has 4 field coils of race-track type with NbTi superconducting wired. The rotor is composed of two dampers and a liquid helium composed of two dampers and a liquid helium container in which the field poles reside. The space between the outermost damper and the container is vacuum insulated. A ferrofluid seal is used between the stationary part connected to the couping and the rotor. A helium transfer coupling(HTC) has 3 passages of the recovered heilum gas and a gas flow control system. The open circuit test and sustained short circuit test are preformed to obtain the open circuit characteristics (OCC) and short circuit characteristics (SCC) Also. the test results usder the light load (up to 3.6[kW]) are given. The structure, manufacturing and basis test of the 30[kVA]SCG are discussed.

  • PDF

A study on the short-open testing algorithm of the PCB tester (PCB 검사기의 단락측정 알고리즘에 관한 연구)

  • Lee, Yong-Seok;Joung, Hwa-Ja;Kim, Yong-Deak
    • Proceedings of the KIEE Conference
    • /
    • 1988.07a
    • /
    • pp.269-272
    • /
    • 1988
  • This paper deals with the test strategy on the short-open for the printed circuit board. A group testing algorithm, which is the several testing point to be measured redefined as one of the testing points, was suggested. As a result, the total testing time was reduced to 30${\sim}$50 percent.

  • PDF

Development of Automatic Fault Detection System for Chip-On-Film (칩 온 필름을 위한 자동 결함 검출 시스템 개발)

  • Ryu, Jee-Youl;Noh, Seok-Ho
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.16 no.2
    • /
    • pp.313-318
    • /
    • 2012
  • This paper presents an automatic system to detect variety of faults from fine pitch COF(chip-on-film) which is less than $30{\mu}m$. Developed system contains circuits and technique to detect fast various faults such as hard open, hard short, soft open and soft short from fine pattern. Basic principle for fault detection is to monitor fine differential voltage from pattern resistance differences between fault-free and faulty cases. The technique uses also radio frequency resonator arrays for easy detection to amplify fine differential voltage. We anticipate that proposed system is to be an alternative for conventional COF test systems since it can fast and accurately detect variety of faults from fine pattern COF test process.

A study on behavioral analysis and efficient test algorithm for memory with resistive short and open defects (저항성 단락과 개방 결함을 갖는 메모리에 대한 동작분석과 효율적인 테스트 알고리즘에 관한 연구)

  • 김대익;배성환;이상태;이창기;전병실
    • Journal of the Korean Institute of Telematics and Electronics B
    • /
    • v.33B no.7
    • /
    • pp.70-79
    • /
    • 1996
  • To increase the functionality of the memories, previous studies have deifned faults models and proposed functional testing algorithms with low complexity. Although conventional testing depended strongly on functional (voltage) testing method, it couldn't detect short and open defects caused by gate oxide short and spot defect which can afect memory reliability. Therefore, IDDQ (quiescent power supply current) testing is required to detect defects and thus can obtain high reliability. In this paper, we consider resistive shorts on gate-source, gate-drain, and drain-source as well as opens in mOS FET and observe behavior of the memory by analyzing voltage at storge nodes of the memory and IDDQ resulting from PSPICE simulation. Finally, using this behavioral analysis, we propose a linear testing algorithm of complexity O(N) which can be applicable to both functional testing and IDDQ testing simultaneously to obtain high functionality and reliability.

  • PDF

COF Defect Detection and Classification System Based on Reference Image (참조영상 기반의 COF 결함 검출 및 분류 시스템)

  • Kim, Jin-Soo
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.17 no.8
    • /
    • pp.1899-1907
    • /
    • 2013
  • This paper presents an efficient defect detection and classification system based on reference image for COF (Chip-on-Film) which encounters fatal defects after ultra fine pattern fabrication. These defects include typical ones such as open, mouse bite (near open), hard short and soft short. In order to detect these defects, conventionally it needs visual examination or electric circuits. However, these methods requires huge amount of time and money. In this paper, based on reference image, the proposed system detects fatal defect and efficiently classifies it to one of 4 types. The proposed system includes the preprocessing of the test image, the extraction of ROI, the analysis of local binary pattern and classification. Through simulations with lots of sample images, it is shown that the proposed system is very efficient in reducing huge amount of time and money for detecting the defects of ultra fine pattern COF.

A Study on the Performance Analysis of an Extended Scan Path Architecture (확장된 스캔 경로 구조의 성능 평가에 관한 연구)

  • 손우정
    • Journal of the Korea Society of Computer and Information
    • /
    • v.3 no.2
    • /
    • pp.105-112
    • /
    • 1998
  • In this paper, we propose a ESP(Extended Scan Path) architecture for multi-board testing. The conventional architectures for board testing are single scan path and multi-scan path. In the single scan path architecture, the scan path for test data is just one chain. If the scan path is faulty due to short or open, the test data is not valid. In the multi-scan path architecture, there are additional signals in multi-board testing. So conventional architectures are not adopted to multi-board testing. In the case of the ESP architecture, even though scan path is either short or open, it doesn't affect remaining other scan paths. As a result of executing parallel BIST and IEEE 1149.1 boundary scan test by using the proposed ESP architecture, we observed that the test time is short compared with the single scan path architecture. By comparing the ESP architecture with single scan path responding to independency of scan path, test time and with multi-scan path responding to signal, synchronization, we showed that the architecture has improved results.

  • PDF