• Title/Summary/Keyword: N-MOSFET

Search Result 354, Processing Time 0.03 seconds

A Study on the Analytical Model for Grooved Gate MOSFET (Grooved Gate MOSFET의 해석적 모델에 관한 연구)

  • 김생환;이창진;홍신남
    • Proceedings of the Korean Institute of Communication Sciences Conference
    • /
    • 1991.10a
    • /
    • pp.205-209
    • /
    • 1991
  • The conventional modeling equations for planar MOSFET can not be directly used for zero or minus junction depth concave MOSFET. In this paper, we suggest a new model which can simulate the electrical characteristics of concave MOSFET. The threshold voltage modeling was achieved using the charge sharing method considering the relative difference of source and drain depletion widths. To analyze the ID-VDS characteristics, the conventional expressions for planar MOSFET were employed with the electrical channel length as an effective channel length and the channel length modulation factor as ${\alpha}$ΔL. By comparing the proposed model with experimental results, we could get reasonably similar curves and we proposed a concave MOSFET conditiion which shows no short channel effect of threshold voltage(V${\gamma}$).

Reliability of MOS Capacitors and MOSFET's with Oxide and Reoxidized-Nitrided-Oxide as Gate Insulators (산화막 및 재산화질화산화막의 MOS 캐패시터와 MOSFET의 신뢰성)

  • 노태문;이경수;유병곤;남기수
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.30A no.11
    • /
    • pp.105-112
    • /
    • 1993
  • Oxide and reoxidized-nitrided-oxide were formed by furnace oxidation and rapid thermal processing (RTP). MOS capacitor and n-MOSFET's with those films as gate insulators were fabricated. The electrical characteristics of insulators were evaluated by current-voltage, high-frequency capacitance-voltage (C-V), and time-dependent dielectrical breakdown (TDDB) measurements. The hot carrier effects of MOSFET's were also investigated. Time-dependent dielectrical breakdown (TDDB) characteristics show that the life time of reoxidized-nitrided-oxide films is about 3 times longer than that of oxides. Hot carrier effects reveal that the life time of MOSFET's with reoxidized-nitrided-oxides is about 3 times longer than that of MOSFET's with oxides. Therefore, it is found that the reliability of dielectric films estimated by the hot carrier effects of MOSFET's is consistent with that of dielectric films from TDDB method.

  • PDF

Design of high sensitivity sense amplifier with self-bias circuit for CCD image sensor (CCD Image Sensor에서 전압분배회로가 있는 고감도 감지회로의 설계)

  • 김용국
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.5 no.2
    • /
    • pp.65-69
    • /
    • 1998
  • 본 연구는 전하 결합 영양소자에서 감지회로의 특성을 향상시키기 위하여 N형 MOSFET과 Polysilcon 저항에 의한 전압 분배 회로를 가진 감지회로를 설계하였다. 감지회 로에 흐르는 전류는 전압분배회로를 N형 MOSFET으로 설계하였을때가 Polysilicon 저항으 로 설계한 경우보다 감도 특성도 좋은 것으로 나타났다. 이는 전압분배회로를 Polysilicon으 로 설계한 경우보다 N형 MOSFET으로 설계하였을 때 동작 주파수가 높을수록 전압이득 특성이 우수하기 때문이다. 감지회로에 흐르는 전류는 전압분배회로를 N형 MOSFET으로 설계하였을 때 2mA 정도를 나타내고 polysilcon으로 설계하였을 때 4mAwjd도로 나타났다.

Analysis of The Electrical Characteristics of Power MOSFET with Floating Island (플로팅 아일랜드 구조의 전력 MOSFET의 전기적 특성 분석)

  • Kang, Ey Goo
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.29 no.4
    • /
    • pp.199-204
    • /
    • 2016
  • This paper was proposed floating island power MOSFET for lowering on state resistance and the proposed device was maintained 600 V breakdown voltage. The electrical field distribution of floating island power MOSFET was dispersed to floating island between P-base and N-drift. Therefore, we designed higher doping concentration of drift region than doping concentration of planar type power MOSFET. And so we obtain the lower on resistance than on resistance of planar type power MOSFET. We needed the higher doping concentration of floating island than doping concentration of drift region and needed width and depth of floating island for formation of floating island region. We obtained the optimal parameters. The depth of floating island was $32{\mu}m$. The doping concentration of floating island was $5{\times}1,012cm^2$. And the width of floating island was $3{\mu}m$. As a result of designing the floating island power MOSFET, we obtained 723 V breakdown voltage and $0.108{\Omega}cm^2$ on resistance. When we compared to planar power MOSFET, the on resistance was lowered 24.5% than its of planar power MOSFET. The proposed device will be used to electrical vehicle and renewable industry.

Design and Analysis of 16 V N-TYPE MOSFET Transistor for the Output Resistance Improvement at Low Gate Bias (16 V 급 NMOSFET 소자의 낮은 게이트 전압 영역에서 출력저항 개선에 대한 연구)

  • Kim, Young-Mok;Lee, Han-Sin;Sung, Man-Young
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.21 no.2
    • /
    • pp.104-110
    • /
    • 2008
  • In this paper we proposed a new source-drain structure for N-type MOSFET which can suppress the output resistance reduction of a device in saturation region due to soft break down leakage at high drain voltage when the gate is biased around relatively low voltage. When a device is generally used as a switch at high gate bias the current level is very important for the operation. but in electronic circuit like an amplifier we should mainly consider the output resistance for the stable voltage gain and the operation at low gate bias. Hence with T-SUPREM simulator we designed devices that operate at low gate bias and high gate bias respectively without a extra photo mask layer and ion-implantation steps. As a result the soft break down leakage due to impact ionization is reduced remarkably and the output resistance increases about 3 times in the device that operates at the low gate bias. Also it is expected that electronic circuit designers can easily design a circuit using the offered N-type MOSFET device with the better output resistance.

A Study on the Channel-Width Dependent Hot-Carrier Degradation of nMOSFET with STI (STI구조를 갖는 nMOSFET의 채널 너비에 따른 Hot-Carrier 열화 현상에 관한 연구)

  • 이성원;신형순
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.40 no.9
    • /
    • pp.638-643
    • /
    • 2003
  • Channel width dependence of hot-carrier effect in nMOSFET with shallow trench isolation is analyzed. $I_{sub}$- $V_{G}$ and $\Delta$ $I_{ㅇ}$ measurement data show that MOSFETs with narrow channel-width are more susceptible to the hot-carrier degradation than MOSFETs with wide channel-width. By analysing $I_{sub}$/ $I_{D}$, linear $I_{D}$- $V_{G}$ characteristics, thicker oxide-thickness at the STI edge is identified as the reason for the channel-width dependent hot-carrier degradation. Using the charge-pumping method, $N_{it}$ generation due to the drain avalanche hot-carrier (DAHC) and channel hot-electron (CHE) stress are compared. are compared.

Charge Pumping Method를 이용한 N-type MOSFET의 Interface Trap(Dit) 분석

  • Go, Seon-Uk;Kim, Sang-Seop;Choe, Byeong-Deok
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2014.02a
    • /
    • pp.328.1-328.1
    • /
    • 2014
  • MOSFET degradation의 대부분은 hot-carrier injection에 의한 interface state (Dit)의 생성에서 비롯되며 따라서 본 연구에서는 신뢰성에 대한 한 가지 방법으로 Charge pumping method를 이용하여 MOSFET의 interface trap(Dit)의 변화를 측정하였다. 소스와 드레인을 ground로 묶고 게이트에 펄스를 인가한 후 Icp를 측정하여 Dit를 추출하였다. 온도를 293~343 K까지 5 K씩 가변했을 때 293K의 Icp(${\mu}A$)는 0.12 nA 313 K는 0.112 nA 343 K는 0.926 nA이며 Dit (cm-1/eV-1)는 $1.61{\times}10^{12}$ (Cm-2/eV-1) $1.49{\times}10^{12}$ (Cm-2/eV-1) $1.23{\times}10^{12}$ (Cm-2/eV-1)이다. 측정결과 Dit는 Icp가 높은 지점에서 추출되며 온도가 높아지게 되면 Icp전류가 낮아지고 Dit가 줄어드는 것을 볼 수 있다. 온도가 올라가게 되면 carrier들이 trap 준위에서 conduction band 위쪽에 이동하게 되어서 interface에 trap되는 양이 작아지게 된다. 그래서 이때 Icp를 이용해 추출한 Dit 는 실제로 trap의 양이 줄어든 것이 아니라 Thermal excess 현상으로 인해 측정되는 Icp의 양이 줄어든 것으로 분석할 수 있다.

  • PDF

Device Suitability Analysis by Comparing Performance of SiC MOSFET and GaN Transistor in Induction Heating System (Induction Heating System에서 SiC MOSFET과 GaN Transistor의 Performance 비교를 통한 소자 적합성 분석)

  • Cha, Kwang Hyung;Kim, Rae Young
    • Proceedings of the KIPE Conference
    • /
    • 2019.11a
    • /
    • pp.82-84
    • /
    • 2019
  • 본 논문에서는 Induction Heating(IH) 시스템에서 WBG 소자인 SiC MOSFET과 GaN Transistor의 Performance 비교를 통해서 소자의 적합성을 분석한다. SiC 및 GaN 소자를 직렬 공진형 컨버터로 구성된 IH 시스템에 적용하여 온도, 전압, 전류, Gate 저항 등을 고려한 도통 손실, 스위칭 손실, 역방향 도통 손실과 열 해석 프로그램을 통한 열 성능 등의 비교가 수행되며, 이를 통해 소자 적합성이 분석된다. 각 소자에 따른 IH 시스템에 대한 시뮬레이션을 수행하여, 이론적 손실 비교를 통한 소자 적합성 분석에 대한 타당성을 검증한다.

  • PDF

Problem Analysis of Phase Shifted DC-DC Converter Using GaN FET (GaN FET을 적용한 위상 천이 DC-DC 컨버터의 문제점 분석)

  • Joo, Dong-Myoung;Kim, Dong-Sik;Lee, Byoung-Kuk;Kim, Jong-Soo
    • Proceedings of the KIPE Conference
    • /
    • 2014.11a
    • /
    • pp.197-198
    • /
    • 2014
  • 본 논문에서는 Si MOSFET을 차세대 반도체인 GaN FET(Gallium Nitride Field Effect Transistor)으로의 대체 할 시 발생하는 문제점을 분석한다. 다양한 전력변환 시스템에 적용 가능한 위상 천이 풀브리지(Phase Shifted Full Bridge) DC-DC 컨버터를 대상으로 각각 Si MOSFET 및 GaN FET를 적용하고 실험을 통해 문제점을 확인 및 분석한다.

  • PDF

Current Modeling for Accumulation Mode GaN Schottky Barrier MOSFET for Integrated UV Sensors

  • Park, Won-June;Hahm, Sung-Ho
    • Journal of Sensor Science and Technology
    • /
    • v.26 no.2
    • /
    • pp.79-84
    • /
    • 2017
  • The drain current of the SB MOSFET was analytically modeled by an equation composed of thermionic emission and tunneling with consideration of the image force lowering. The depletion region electron concentration was used to model the channel electron concentration for the tunneling current. The Schottky barrier width is dependent on the channel electron concentration. The drain current is changed by the gate oxide thickness and Schottky barrier height, but it is hardly changed by the doping concentration. For a GaN SB MOSFET with ITO source and drain electrodes, the calculated threshold voltage was 3.5 V which was similar to the measured value of 3.75 V and the calculated drain current was 1.2 times higher than the measured.