• Title/Summary/Keyword: Logic

Search Result 7,593, Processing Time 0.036 seconds

Single ZnO Nanowire Inverter Logic Circuits on Flexible Plastic Substrates (플랙시블 기판 위에서 제작된 단일 ZnO 나노선 inverter 논리 소자)

  • Kang, Jeong-Min;Lee, Myeong-Won;Koo, Sang-Mo;Hong, Wan-Shick;Kim, Sang-Sig
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.59 no.2
    • /
    • pp.359-362
    • /
    • 2010
  • In this study, inverter logic circuits on a plastic substrate are built with two top-gate FETs in series on a single ZnO nanowire. The voltage transfer characteristics of the ZnO nanowire-based inverter logic circuit exhibit a clear inverting operation. The logic swing, gain and transition width of the inverter logic circuit is about 90 %, 1.03 and 1.2 V, respectively. The result of mechanical bending cycles of the inverter logic circuit on a plastic substrate shows that the stable performance is maintained even after many hundreds of bending cycles.

Correlates of Logic Performance: The Relationship Between Logic Performance and General and Logical Reasoning Skills

  • Emin, Aydin;Yavuz, Erdogan;Safak, Ozcan
    • Research in Mathematical Education
    • /
    • v.12 no.3
    • /
    • pp.201-213
    • /
    • 2008
  • The main purpose of this study is to explore the relationship between the 'logical reasoning skill' and performance in the logic unit that is part of the grade 9 syllabus in mathematics in Turkey. After the teaching of the logic unit, an achievement test, a general skills test and the test of logical reasoning were administered to the 80, 9th year high school students. Pearson Moments Correlation coefficient was used for the analysis of the data to determine the relations between the variables. In addition to that to obtain the most suitable regression explaining the students' performances in the logic unit, stepwise multiple regressions analysis was used. At the end of the study, statistically significant relations were found between the students' performance in the logic unit and their logical reasoning skills, their results of the shape recognition test from the general skills battery and their overall performance in the mathematics lesson.

  • PDF

Current Mirror-Based Approach to the Integration of CMOS Fuzzy Logic Functions

  • Patyra, Marek J.;Lemaitre, Laurent;Mlynek, Daniel
    • Proceedings of the Korean Institute of Intelligent Systems Conference
    • /
    • 1993.06a
    • /
    • pp.785-788
    • /
    • 1993
  • This paper presents the prototype framework for automated integration of CMOS current-mode fuzzy logic circuits using an intelligent module approach. The library of modules representing the standard fuzzy logic operators was built. These modules were finally used to synthesized sophisticated fuzzy logic units. Fuzzy unit designs were made based upon the results of a newel methodology of the current mirror-based fuzzy logic function synthesis. This methodology is actually incorporated into the presented framework. As an example, the membership function unit was synthesized, simulated, and the final layout was generated using the presented framework. Finally, the fuzzy logic controller unit (FLC) was generated using the proposed framework. Simulation as well as measurement results show unquestionable advantages of the proposed fuzzy logic function integration system over the classical design methodology with respect to the area, relative error and performance.

  • PDF

Real-time Implementation of Dolby Pro Logic Decoder Using ARM-7 Core (ARM-7 코어를 이용한 Dolby Pro Logic 복호기의 실시간 구현)

  • 이창우;이상근;조재문
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.24 no.8B
    • /
    • pp.1412-1420
    • /
    • 1999
  • In order to enhance multi-channel audio signals, Dolby Pro Logic is widely used especially for the Hi-Fi audio system, since it can provide highly stereophonic effects and a nice separation of multi-channel sound. This paper describes an implementation of Dolby Pro Logic decoder with ARM-7 core. The code is modified for the fixed point operation and optimized. For the verification of the code, the operation time and the precision are estimated thoroughly. As a result, it is verified that Dolby Pro Logic decoder can be implemented with ARM-7 core operating at 54 MHz.

  • PDF

The implementation of the Multi-population Genetic Algorithm using Fuzzy Logic Controller

  • Chun, Hyang-Shin;Kwon, Key-Ho
    • Proceedings of the KAIS Fall Conference
    • /
    • 2003.11a
    • /
    • pp.80-83
    • /
    • 2003
  • A Genetic algorithm is a searching algorithm that based on the law of the survival of the fittest. Multi-population Genetic Algorithms are a modified form of genetic algorithm. Therefore, experience with fuzzy logic and genetic algorithm has proven to be that a combination of them can efficiently make up for their own deficiency. The Multi-population Genetic Algorithms independently evolve subpopulations. In this paper, we suggest a new coding method that independently evolves subpopulations using the fuzzy logic controller. The fuzzy logic controller has applied two fuzzy logic controllers that are implemented to adaptively adjust the crossover rate and mutation rate during the optimization process. The migration scheme in the multi-population genetic algorithms using fuzzy logic controllers is tested for a function optimization problem, and compared with other group migration schemes, therefore the groups migration scheme is then performed. The results demonstrate that the migration scheme in the multi-population genetic algorithms using fuzzy logic controller has a much better performance.

  • PDF

Algebraic Routley-Meyer-style semantics for the fuzzy logic MTL (퍼지 논리 MTL을 위한 대수적 루트리-마이어형 의미론)

  • Yang, Eunsuk
    • Korean Journal of Logic
    • /
    • v.21 no.3
    • /
    • pp.353-371
    • /
    • 2018
  • This paper deals with Routley-Meyer-style semantics, which will be called algebraic Routley-Meyer-style semantics, for the fuzzy logic system MTL. First, we recall the monoidal t-norm logic MTL and its algebraic semantics. We next introduce algebraic Routley-Meyer-style semantics for it, and also connect this semantics with algebraic semantics.

The Development of Logic of LTA(Logic Tree Analysis) for an Effective RCM Application of Rolling stock (철도차량의 효과적 RCM 적용을 위한 LTA로직 개발)

  • Song, Kee-Tae;Kim, Min-Ho;Baek, Young-Gu;Shin, Kun-Young;Lee, Key-Seo
    • Proceedings of the KSR Conference
    • /
    • 2008.11b
    • /
    • pp.1562-1569
    • /
    • 2008
  • In this paper, the study on development of an applicable logic on the characteristics of Rolling stocks will be proposed. In general, this logic which means decision logic or LTA(Logic Tree Analysis) is used to analyze how the failure mode have an effects on the system. The effect would be categorized as safety, operational, economical, etc. To do this, based on the typical logics which have been applied to other industries, such as plants, aero, etc. This paper emphasizes two crucial parameters that is one cost the other customer service, that have an important role in railway system operation. In conclusion, as mentioned above as the logic for which could be effectively applied for the railway system(RST) would be developed.

  • PDF

Verification of Logic Gate Interconnection (논리회로 상호간의 연결도 검증)

  • Jung, Ja Choon;Kyung, Chong Min
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.24 no.2
    • /
    • pp.338-346
    • /
    • 1987
  • This paper describes a method for verifying whether a given geometrical layout correcdtly reflects the original logic level description. The logic description extracted from layout data was directly compadred with the original logic diagram generated at logic level design stage where the logic diagram is represented as a weighted multi-place graph. The comparison is based on graph isomorphism and error messages(error categories and locations)are invoked if any difference is found between the two logic descriptions. An efficient partitioning algorithm which consists of two steps, candidate selection and equal weight partitioning procedure, enables the entire verification process to occur in O(n log n) time.

  • PDF

Circuit partitioning to enhance the fault coverage for combinational logic (조합논리회로의 고장 검출율 개선을 위한 회로분할기법)

  • 노정호;김상진;이창희;윤태진;안광선
    • Journal of the Korean Institute of Telematics and Electronics C
    • /
    • v.35C no.4
    • /
    • pp.1-10
    • /
    • 1998
  • Partitioning problem of large combinational logic has been studied in real world. Most of logic include undectable faults from the structure of it's redundant, fan-out-reconvergent, and symetrical feature. BPT algorithm is proposed to enhance the fault voverage for combinational logic partitioning. This algorithm partitions the logic by cut the lines related to undetectable structure when seperating. Controllability and observability are considered in the process of partitioning. This algorithm is evaluated effective by testing ISCAS85 circuits.

  • PDF

A Simulation System for the Automation of Logic Circuit Design (논리회로 설계 자동화를 위한 시뮬레이션 시스템)

  • 한창호
    • Journal of the Korea Society for Simulation
    • /
    • v.3 no.1
    • /
    • pp.107-114
    • /
    • 1994
  • This paper describes an integrated environment for logic circuit simultion which is an important step of logic circuit design. The system consists of a logic simulator kernel, an expandible element routine library. a functional level element routine generator, several HDL input parsers, and a postprocessor. The system can simulate the same system in several levels of hierarchy. The experimental result shows that the system is very efficient and useful for design of logic circuits.

  • PDF