• 제목/요약/키워드: Integrated Circuits

검색결과 752건 처리시간 0.07초

LOW DIRECT-PATH SHORT CIRCUIT CURRENT OF THE CMOS DIGITAL DRIVER CIRCUIT

  • Parnklang, Jirawath;Manasaprom, Ampaul;Laowanichpong, Nut
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 제어로봇시스템학회 2003년도 ICCAS
    • /
    • pp.970-973
    • /
    • 2003
  • Abstract An idea to redce the direct-path short circuit current of the CMOS digital integrated circuit is present. The sample circuit model of the CMOS digital circuit is the CMOS current-control digital output driver circuit, which are also suitable for the low voltage supply integrated circuits as the simple digital inverter, are present in this title. The circuit consists of active MOS load as the current control source, which construct from the saturated n-channel and p-channel MOSFET and the general CMOS inverter circuits. The saturated MOSFET bias can control the output current and the frequency response of the circuit. The experimental results show that lower short circuit current control can make the lower frequency response of the circuit.

  • PDF

Pentacene TFTs and Integrated Circuits with PVP as Gate Insulator

  • Xu, Yong-Xian;Byun, Hyun-Sook;Song, Chung-Kun
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2004년도 Asia Display / IMID 04
    • /
    • pp.1027-1029
    • /
    • 2004
  • In this paper, we have fabricated pentacene thin film transistors (TFTs) using polyvinylphenol (PVP) copolymer and cross-linked PVP as gate insulator on glass and plastic (PET) substrate. Depending on the density of PVP and cross-link material the performance has been changed. We obtained the best device performance with the mobility of 0.32cm2/V${\cdot}$sec and the on/off current ratio of 1.19${\times}$106 for the case of 10wt% PVP copolymer mixed with 5wt% poly (melamine-co-formaldehyde). Additionally using pentacene TFTs with the above PVP gate insulator, we fabricated the integrated circuits including inverter which produced the gain of 9.7.

  • PDF

직접회로용 BJT의 베이스 Gummel Number 해석 방법에 관한 연구 (A Study on the Method of the Analysis of the Base Gummel Number of the BJT for Integrated Circuits)

  • 이은구;김철성
    • 대한전기학회논문지:전기물성ㆍ응용부문C
    • /
    • 제52권2호
    • /
    • pp.74-79
    • /
    • 2003
  • The method of the analysis of the base Gummel number of the BJT(Bipolar Junction Transistor) for integrated circuits based upon the semiconductor physics is proposed and the method of calculating the doping profile of the base region using process conditions is presented. The transistor saturation current obtained from the proposed method of NPN BJT using 20V and 30V process shows an averaged relative error of 6.7% compared with the measured data and the transistor saturation current of PNP BJT shows an averaged relative error of 9.2% compared with the measured data

직접회로용 NPN BJT의 베이스-컬렉터간 역방향 항복전압 추출 알고리즘 (The Algorithm for Calculating the Base-Collector Breakdown Voltage of NPN BJT for Integrated Circuits)

  • 이은구;김철성
    • 대한전기학회논문지:전기물성ㆍ응용부문C
    • /
    • 제52권2호
    • /
    • pp.67-73
    • /
    • 2003
  • The algorithm (or calculating the base-collector breakdown voltage of NPN BJT(Bipolar Junction Transistor) for integrated circuits is Proposed. The method for calculating the electric field using the solution of Poisson's equation is presented and the method for calculating the breakdown voltage using the integration of ionization coefficients is presented. The base-collector breakdown voltage of NPN BJT using 20V process obtained from the proposed method shows an averaged relative error of 8.0% compared with the measured data and the base-collector breakdown voltage of NPN BJT using 30V process shows an averaged relative error of 4.3% compared with the measured data

IDDQ 테스팅을 위한 내장형 전류 감지 회로 설계 (Design of a Built-In Current Sensor for IDDQ Testing)

  • 김정범;홍성제;김종
    • 전자공학회논문지C
    • /
    • 제34C권8호
    • /
    • pp.49-63
    • /
    • 1997
  • This paper presents a current sensor that detects defects in CMOS integrated circuits using the current testing technique. The current sensor is built in a CMOS integrated circuit to test an abnormal current. The proposed circuit has a very small impact on the performance of the circuit under test during the normal mode. In the testing mode, the proposed circuit detects the abnormal current caused by permanent manufacturing defects and determines whether the circuit under test is defect-free or not. The proposed current sensor is simple and requires no external voltage and current sources. Hence, the circuit has less area and performance degradation, and is more efficient than any previous works. The validity and effectiveness are verified through the HSPICE simulation on circuits with defects.

  • PDF

트랜스퍼 금형에 있어서 IC 폐키지의 성형 유동 해석에 관한 연구 (A Study on the Molding Analysis of IC Package in Transfer mold)

  • 구본권
    • 한국공작기계학회:학술대회논문집
    • /
    • 한국공작기계학회 1995년도 추계학술대회 논문집
    • /
    • pp.64-67
    • /
    • 1995
  • Transfer Molding is currently the most widely used process for encapsulation integrated circuits(;IC). Although the process has been introduced over 20 years ago, generating billions of parts each year, it is far from being optimized. With each new mold, epoxy mold, epoxy mold compound, and lead-frame, lengthy period and expensive qualification runs have to be performed to minimized defects ranging from wire sweep, incomplete fill, and internal voids etc. This studies describes how simulation can be applied to transfer molding to yield acceptable design and processing parameter. The non-isothermal filling of non-newtonian reactive epoxy molding compound(;EMC) in a multi-cavity mold is analyzed. Sensitivity analysis is conducted to investigate the influence of process deviations on the final molded profile. This study trend is carried out by following some heuristic process guidelines.

  • PDF

자기인지 신경회로망에서 아날로그 기억소자의 선형 시냅스 트랜지스터에 관한연구 (A Study on the Linearity Synapse Transistor of Analog Memory Devices in Self Learning Neural Network Integrated Circuits)

  • 강창수
    • E2M - 전기 전자와 첨단 소재
    • /
    • 제10권8호
    • /
    • pp.783-793
    • /
    • 1997
  • A VLSI implementation of a self-learning neural network integrated circuits using a linearity synapse transistor is investigated. The thickness dependence of oxide current density stress current transient current and channel current has been measured in oxides with thicknesses between 41 and 112 $\AA$, which have the channel width $\times$ length 10 $\times$1${\mu}{\textrm}{m}$, 10 $\times$ 0.3${\mu}{\textrm}{m}$ respectively. The transient current will affect data retention in synapse transistors and the stress current is used to estimate to fundamental limitations on oxide thicknesses. The synapse transistor has represented the neural states and the manipulation which gaves unipolar weights. The weight value of synapse transistor was caused by the bias conditions. Excitatory state and inhitory state according to weighted values affected the drain source current.

  • PDF

Stretchable and Foldable Electronics by Use of Printable Single-Crystal Silicon

  • 안종현
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2008년도 하계학술대회 논문집 Vol.9
    • /
    • pp.29-29
    • /
    • 2008
  • Realization of electronics with performance equal to established technologies that use rigid semiconductor wafers, but in lightweight, foldable and stretchable formats would enable many new application possibilities. Examples include wearable systems for personal health monitoring, 'smart' surgical gloves with integrated electronics and electronic eye type imagers that incorporate focal plane arrays on hemispherical substrates. Circuits that use organic or certain classes of inorganic electronic materials on plastic or steel foil substrates can provide some degree of mechanical flexibility, but they cannot be folded or stretched. Also, with few exceptions such systems offer only modest electrical performance. In this talk, I will present a new approach to high performance, flexible and stretchable integrated circuits. These systems combine single-crystal silicon nanoribbons with thin plastic or elastomeric substrates using both "top-down" and "transfer-printing" technologies. The strategies represent promising routes to high performance, flexible and stretchable optoelectronic devices that can incorporate established, high performance inorganic electronic materials.

  • PDF

Silicon-based 0.69-inch AMOEL Microdisplay with Integrated Driver Circuits

  • Na, Young-Sun;Kwon, Oh-Kyong
    • Journal of Information Display
    • /
    • 제3권3호
    • /
    • pp.35-43
    • /
    • 2002
  • Silicon-based 0.69-inch AMOEL microdisplay with integrated driver and timing controller circuits for microdisplay applications has been developed using 0.35 ${\mu}m$ l-poly 4-metal standard CMOS process with 5 V CMOS devices and CMP (Chemical Mechanical Polishing) technology. To reduce the large data programming time consumed in a conventional current programming pixel circuit technique and to achieve uniform display, de-amplifying current mirror pixel circuit and the current-mode data driver circuit with threshold roltage compensation are proposed. The proposed current-mode data driver circuit is inherently immune to the ground-bouncing effect. The Monte-Carlo simulation results show that the proposed current-mode data driver circuit has channel-to-channel non-uniformity of less than ${\pm}$0.6 LSB under ${\pm}$70 mV threshold voltage variaions for both NMOS and PMOS transistors, which gives very good display uniformity.

Rapid와 conventional Alloying 공정에 의한 GaAs Ohmic Contact의 특성 비교연구와 TLM의 새로운 해석 방법의 제안 (Comparison Studies on GaAS Ohmic Contacts Fabricated by Rapid and Conventional Alloying Process and New Analysis Method of TLM Patterns)

  • Rhee, Jin-Koo
    • 대한전자공학회논문지
    • /
    • 제25권12호
    • /
    • pp.1663-1668
    • /
    • 1988
  • Ohmic contact process for the fabrication of GaAs integrated circuits is very important. Specific contact resistivities, assuming Rsm=Rs, were measured after the rapid and the conventional alloying process, respectively. The results show that the characteristics of ohmic contact through the rapid alloying process is much better (Apc=1.3~3.3x10**-7 \ulcorner-(m\ulcorner. This is probably due to intensive and compound energy densities during the rapid alloying process. New analysis method of TLM patterns viz. measurements of normlaized specific contact resistivities are proposed to reduce measurement errors that could occur when measuring the small contact end resistances. The adoption of rapid alloying process for the mass production of GaAs integrated circuits could greatly reduce the total processig time.

  • PDF