• Title/Summary/Keyword: Gate Voltage Control

Search Result 272, Processing Time 0.029 seconds

A Gate Driver for High Voltage Thyristor Diode Switch

  • Kim, W.H.;Kang, I.;Kim, J.S.;Ryoo, H.J.;Rim, G.H.;Cho, M.H.;Nam, J.H.;Kim, J.W.
    • Proceedings of the KIPE Conference
    • /
    • 1998.10a
    • /
    • pp.855-858
    • /
    • 1998
  • Many semiconductive switches are operated in series for high voltage operation. The same number of gate drivers are needed to control all the switches, hence, the drivers cause high cost and system complexity. In this study, a simple and low cost gate driver for high voltage thyristor diode switches is investigated. This gate driver can operate several high voltage thyristor diode switches at the same time.

  • PDF

A Gate Driver for the High Voltage Thyristor-Diode Switch (고전압 싸이리스터 다이오드 스위치 구동회로)

  • Kim, W.H.;Kang, I.;Kim, J.S.;Ryoo, H.J.;Rim, G.H.;Cho, M.H.;Ham, B.H.
    • Proceedings of the KIEE Conference
    • /
    • 1998.07f
    • /
    • pp.2133-2135
    • /
    • 1998
  • Many semiconductive switches are operated in series for high voltage operation. The same number of gate drivers are needed to control all the switches, hence, the drivers cause high cost and system complexity. In this study, a simple and low cost gate driver for high voltage thyristor-diode switches is investigated. This gate driver can operate several high voltage thyristor-diode switches at the same time.

  • PDF

A Study on the Off-Grid Photovoltaic Generation System with Sequential Voltage System (순차전압시스템을 고려한 독립형 태양광 발전 시스템에 관한 연구)

  • Kim, Gu-Yong;Bae, Jun-Hyung;Kim, Jong-Hae
    • Journal of IKEEE
    • /
    • v.24 no.1
    • /
    • pp.364-367
    • /
    • 2020
  • This paper presents the off-grid PV-ESS system of sequential voltage control method applied to OR logic gate. The conventional off-grid PV-ESS system with the low-voltage series connection has problems due to capacity expansion. To solve these problems, this paper proposes a noble PV-ESS system with high efficiency and low cost by applying sequential voltage control technique of the high-voltage series connection of analog circuit type. The input voltage of DC to AC inverter can be converted from the low-voltage by the combinations of series connection of the conventional cascaded 24V solar cell unit modules to the high-voltage of 384V in battery. The output voltage of the battery was 384V as the each input voltage of three phase DC to AC inverter, and the each output voltage of three phase 10kW DC to AC inverter is designed to be AC380V@60Hz as the line to line rms voltage value. To prove the validity of the theoretical analysis by PSIM simulation, the operating characteristics of sequential voltage control system with OR logic gate were confirmed through experiment results.

Anomalous Phenomena on Subthreshold Characteristics of SOI MOSFET Back Gate Voltage

  • Lee, Seung-Min;Lee, Mike-Myung-Ok
    • Proceedings of the IEEK Conference
    • /
    • 1998.10a
    • /
    • pp.553-556
    • /
    • 1998
  • The 1-D numerical model and its extraction methodology are suggested and these simulation results for the S-swing as a function of back-gate voltage are well matched with the measured. S-swing characteristics are analyzed using PD-SOI devices with enough deeper regions up to substrates. The PD-SOI device doesn't have to be short channel to see the anomalous subthreshold phenomena based on the back gate bias. This results recommend to operate better SOI device performances by controlling the back gate voltages. So SOI performances will be much optimistic with proper control of the back-gate voltage for the already- proven- high- performance (APHP) SOI VLSIs.

  • PDF

Threshold voltage control in dual gate ZnO-based thin film transistors

  • Park, Chan-Ho;Lee, Ki-Moon;Lee, Kwang-H.;Lee, Byoung-H.;Sung, Myung-M.;Im, Seong-Il
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2009.10a
    • /
    • pp.527-530
    • /
    • 2009
  • We report on the fabrication of ZnO-based dual gate (DG) thin-film transistors (TFTs) with 20 nm-thick $Al_2O_3$ for both top and bottom dielectrics, which were deposited by atomic layer deposition on glass substrates at $200^{\circ}C$. Whether top or bottom gate is biased for sweep, our TFT almost symmetrically operates under a low voltage of 5 V showing a field mobility of ~0.4 $cm^2/V{\cdot}s$ along with the on/off ratio of $5{\times}10^4$. The threshold voltage of our DG TFT was systematically controlled from 0.5 to 2.0 V by varying counter gate input from +5 to -2 V.

  • PDF

Feasibility Study of Non-volatile Memory Device Structure for Nanometer MOSFET (나노미터 MOSFET비휘발성 메모리 소자 구조의 탐색)

  • Jeong, Ju Young
    • Journal of the Semiconductor & Display Technology
    • /
    • v.14 no.2
    • /
    • pp.41-45
    • /
    • 2015
  • From 20nm technology node, the finFET has become standard device for ULSI's. However, the finFET process made stacking gate non-volatile memory obsolete. Some reported capacitor-less DRAM structure by utilizing the FBE. We present possible non-volatile memory device structure similar to the dual gate MOSFET. One of the gates is left floating. Since body of the finFET is only 40nm thick, control gate bias can make electron tunneling through the floating gate oxide which sits across the body. For programming, gate is biased to accumulation mode with few volts. Simulation results show that the programming electron current flows at the interface between floating gate oxide and the body. It also shows that the magnitude of the programming current can be easily controlled by the drain voltage. Injected electrons at the floating gate act similar to the body bias which changes the threshold voltage of the device.

Analysis of Tunneling Current for Bottom Gate Voltage of Sub-10 nm Asymmetric Double Gate MOSFET (10 nm이하 비대칭 이중게이트 MOSFET의 하단 게이트 전압에 따른 터널링 전류 분석)

  • Jung, Hakkee
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.19 no.1
    • /
    • pp.163-168
    • /
    • 2015
  • This paper analyzed the deviation of tunneling current for bottom gate voltage of sub-10 nm asymmetric double gate MOSFET. The asymmetric double gate MOSFET among multi gate MOSFET developed to reduce the short channel effects has the advantage to increase the facts to be able to control the channel current, compared with symmetric double gate MOSFET. The increase of off current is, however, inescapable if aymmetric double gate MOSFET has the channel length of sub-10 nm. The influence of tunneling current was investigated in this study as the portion of tunneling current for off current was calculated. The tunneling current was obtained by the WKB(Wentzel-Kramers-Brillouin) approximation and analytical potential distribution derived from Poisson equation. As a results, the tunneling current was greatly influenced by bottom gate voltage in sub-10 nm asymmetric double gate MOSFET. Especially it showed the great deviation for channel length, top and bottom gate oxide thickness, and channel thickness.

A Design of Gate Driver Circuits in DMPPT Control for Photovoltaic System (태양광 분산형 최대전력점 추적 제어를 위한 고전압 게이트 드라이버 설계)

  • Kim, Min-Ki;Lim, Shin-Il
    • Journal of Korea Society of Industrial Information Systems
    • /
    • v.19 no.3
    • /
    • pp.25-30
    • /
    • 2014
  • This paper describes the design of gate driver circuits in distributed maximum power point tracking(DMPPT) controller for photovoltaic system. For the effective DMPPT control in the existence of shadowed modules, high voltage gate driver is applied to drive the DC-DC converter in each module. Some analog blocks such as 12-b ADC, PLL, and gate driver are integrated in the SoC for DMPPT. To reduce the power consumption and to avoid the high voltage damage, a short pulse generator is added in the high side level shifter. The circuit was implemented with BCDMOS 0.35um technology and can support the maximum current of 2A and the maximum voltage of 50V.

Electrical Characteristics of Organic Thin-film Transistors with Polyvinylpyrrolidone as a Gate Insulator

  • Choi, Jong-Sun
    • Journal of Information Display
    • /
    • v.9 no.4
    • /
    • pp.35-38
    • /
    • 2008
  • This paper reports the electrical characteristics of polyvinylpyrrolidone (PVPy) and the performance of organic thin-film transistors (OTFTs) with PVPy as a gate insulator. PVPy shows a dielectric constant of about 3 and contributes to the upright growth of pentacene molecules with $15.3\AA$ interplanar spacing. OTFT with PVPy exhibited a field-effect mobility of 0.23 $cm^2$/Vs in the saturation regime and a threshold voltage of -12.7 V. It is notable that there was hardly any threshold voltage shift in the gate voltage sweep direction. Based on this reliable evidence, PVPy is proposed as a new gate insulator for reliable and high-performance OTFTs.

Output Voltage Polarity Detection type Base/Gate Drive Suppression Method for Voltage Source Inverter Legs (전압원 인버터 Leg에 대한 출력 전압 극성 검출식 베이스/게이트 구동 억제 방법)

  • Park, In-Gyu
    • Proceedings of the KIEE Conference
    • /
    • 1995.11a
    • /
    • pp.312-315
    • /
    • 1995
  • The base/gate drive suppression method proposed by Joshi and Bose is that which detects the output current polarity of the leg and, according to the polarity, suppresses the base/gate drive of one of the ore switching devices of the leg. This method has the merit that it does not have the conventional dead time problem, reduces the power loss of the driving circuit and others. But this method has difficulty in implementation. In this paper, a new base/gate drive suppression method by detecting not the output current polarity but the output voltage polarity is proposed. The proposed method is easier to implement than Joshi and Bose's method.

  • PDF