• Title/Summary/Keyword: Gate Dielectrics

Search Result 166, Processing Time 0.027 seconds

Flexibility Improvement of InGaZnO Thin Film Transistors Using Organic/inorganic Hybrid Gate Dielectrics

  • Hwang, B.U.;Kim, D.I.;Jeon, H.S.;Lee, H.J.;Lee, N.E.
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2012.02a
    • /
    • pp.341-341
    • /
    • 2012
  • Recently, oxide semi-conductor materials have been investigated as promising candidates replacing a-Si:H and poly-Si semiconductor because they have some advantages of a room-temperature process, low-cost, high performance and various applications in flexible and transparent electronics. Particularly, amorphous indium-gallium-zinc-oxide (a-IGZO) is an interesting semiconductor material for use in flexible thin film transistor (TFT) fabrication due to the high carrier mobility and low deposition temperatures. In this work, we demonstrated improvement of flexibility in IGZO TFTs, which were fabricated on polyimide (PI) substrate. At first, a thin poly-4vinyl phenol (PVP) layer was spin coated on PI substrate for making a smooth surface up to 0.3 nm, which was required to form high quality active layer. Then, Ni gate electrode of 100 nm was deposited on the bare PVP layer by e-beam evaporator using a shadow mask. The PVP and $Al_2O_3$ layers with different thicknesses were used for organic/inorganic multi gate dielectric, which were formed by spin coater and atomic layer deposition (ALD), respectively, at $200^{\circ}C$. 70 nm IGZO semiconductor layer and 70 nm Al source/drain electrodes were respectively deposited by RF magnetron sputter and thermal evaporator using shadow masks. Then, IGZO layer was annealed on a hotplate at $200^{\circ}C$ for 1 hour. Standard electrical characteristics of transistors were measured by a semiconductor parameter analyzer at room temperature in the dark and performance of devices then was also evaluated under static and dynamic mechanical deformation. The IGZO TFTs incorporating hybrid gate dielectrics showed a high flexibility compared to the device with single structural gate dielectrics. The effects of mechanical deformation on the TFT characteristics will be discussed in detail.

  • PDF

Reliability of Multiple Oxides Integrated with thin $HfSiO_x$ gate Dielectric on Thick $SiO_2$ Layers

  • Lee, Tae-Ho;Lee, B.H.;Kang, C.Y.;Choi, R.;Lee, Jack-C.
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.15 no.4
    • /
    • pp.25-29
    • /
    • 2008
  • Reliability and performance in metal gate/high-k device with multiple gate dielectrics were investigated. MOSFETs with a thin $HfSiO_x$ layer on a thermal Si02 dielectric as gate dielectrics exhibit excellent mobility and low interface trap density. However, the distribution of threshold voltages of $HfSiO_x/SiO_2$ stack devices were wider than those of $SiO_2$ and $HfSiO_x$ single layer devices due to the penetration of Hf and/or intermixing of $HfSiO_x$ with underlying $SiO_2$. The results of TZDB and SILC characteristics suggested that a certain portion of $HfSiO_x$ layer reacted with the underlying thick $SiO_2$ layer, which in turn affected the reliability characteristics.

  • PDF

Design and Fabrication of Flexible OTFTs by using Nanocantact Printing Process (미세접촉프린팅 공정을 이용한 유연성 유기박막소자(OTFT)설계 및 제작)

  • Jo Jeong-Dai;Kim Kwang-Young;Lee Eung-Sug;Choi Byung-Oh;Esashi Masayoshi
    • Proceedings of the Korean Society of Precision Engineering Conference
    • /
    • 2005.10a
    • /
    • pp.506-508
    • /
    • 2005
  • In general, organic TFTs are comprised of four components: gate electrode, gate dielectric, organic active semiconductor layer, and source and drain contacts. The TFT current, in turn, is typically determined by channel length and width, carrier field effect mobility, gate dielectric thickness and permittivity, contact resistance, and biasing conditions. More recently, a number of techniques and processes have been introduced to the fabrication of OTFT circuits and displays that aim specifically at reduced fabrication cost. These include microcontact printing for the patterning of metals and dielectrics, the use of photochemically patterned insulating and conducting films, and inkjet printing for the selective deposition of contacts and interconnect pattern. In the fabrication of organic TFTs, microcontact printing has been used to pattern gate electrodes, gate dielectrics, and source and drain contacts with sufficient yield to allow the fabrication of transistors. We were fabricated a pentacene OTFTs on flexible PEN film. Au/Cr was used for the gate electrode, parylene-c was deposited as the gate dielectric, and Au/Cr was chosen for the source and drain contacts; were all deposited by ion-beam sputtering and patterned by microcontact printing and lift-off process. Prior to the deposition of the organic active layer, the gate dielectric surface was treated with octadecyltrichlorosilane(OTS) from the vapor phase. To complete the device, pentacene was deposited by thermal evaporation and patterned using a parylene-c layer. The device was shown that the carrier field effect mobility, the threshold voltage, the subthreshold slope, and the on/off current ratio were improved.

  • PDF

Electrical properties of oxide thin film transistor with $ZrO_2$ gate dielectrics ($ZrO_2$ 게이트 절연막을 이용한 산화물 박막 트랜지스터의 전기적 특성)

  • Debnath, Pulak Chandra;Lee, Jae-Sang;Lee, Sang-Yeol
    • Proceedings of the KIEE Conference
    • /
    • 2009.07a
    • /
    • pp.1334_1335
    • /
    • 2009
  • In this paper we have presented recent studies concerning the high performance oxide thin film transistor (TFT) with a-IGZO channel and $ZrO_2$ gate dielectrics. The a-IGZO TFT is fully fabricated at room-temperature without any thermal treatments. The $ZrO_2$ is one of the most promising high-k materials with high capacitance originated from the high dielectric constant. The a-IGZO TFT with $ZrO_2$ shows high performance exhibiting high field effect mobility of $39.82\;cm^2$/Vs and high on-current of 2.52 mA at 10V.

  • PDF

A Comparative Study on Cu Drift Diffusion of Low-k Dielectrics and Thermal Oxide by use of BTS Technique (BTS 방법을 사용한 Low-K 유전체 물질들과 산화막의 Cu 드리프트 확산에 대한 비교 연구)

  • Chu, Soon-Nam;Kwon, Jung-Youl;Kim, Jang-Won;Park, Jung-Cheul;Lee, Heon-Yong
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.20 no.2
    • /
    • pp.106-112
    • /
    • 2007
  • Advanced back-end processing requires the integration of low-k dielectrics and Cu. However, in the presence of an electric field and a temperature, positive Cu ions may drift rapidly through dielectric and causing reliability problems. Therefore, in this paper, Cu+ drift diffusion in two low-k materials and silicon oxide is evaluated. The drift diffusion is investigated by measuring shifts in the flat band voltage of capacitance-voltage measurements on Cu gate capacitors after bias thermal stressing. The Cu+ drift late in $SiO_{x}C_{y}\;(2.85{\pm}0.03)$ and Polyimide(2.7${\leq}k{\leq}3.0$) is Considerably lower than in thermal oxide.

Ion Gel Gate Dielectrics for Polymer Non-volatile Transistor Memories (이온젤 전해질 절연체 기반 고분자 비휘발성 메모리 트랜지스터)

  • Cho, Boeun;Kang, Moon Sung
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.29 no.12
    • /
    • pp.759-763
    • /
    • 2016
  • We demonstrate the utilization of ion gel gate dielectrics for operating non-volatile transistor memory devices based on polymer semiconductor thin films. The gating process in typical electrolyte-gated polymer transistors occurs upon the penetration and escape of ionic components into the active channel layer, which dopes and dedopes the polymer film, respectively. Therefore, by controlling doping and dedoping processes, electrical current signals through the polymer film can be memorized and erased over a period of time, which constitutes the transistor-type memory devices. It was found that increasing the thickness of polymer films can enhance the memory performance of device including (i) the current signal ratio between its memorized state and erased state and (ii) the retention time of the signal.