• 제목/요약/키워드: Gate Dielectric

검색결과 451건 처리시간 0.027초

$N_2O$ Plasma Oxidation을 이용한 Silicon의 Oxynitridation과 Gate Dielectrics (Gate Dielectrics and Oxynitridation of Silicon using $N_2O$ Plasma Oxidation)

  • 정성욱;;;이준신
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2005년도 추계학술대회 논문집 Vol.18
    • /
    • pp.93-94
    • /
    • 2005
  • 본 연구에서는 저온 공정에서 제작되는 소자에의 응용을 위하여 Inductively Coupled Plasma Chemical Vapor Deposition(ICP-CVD) 내에서 $N_2O$ 기체를 활용한 plasma oxidation을 통한 silicon 표면의 oxynitridation과 이로부터 tunnel gate dielectirics로 사용될 SiON 층을 형성하였으며, 형성된 SiOxNy 층의 전기적 특성을 측정하여 tunnel gate dielectrics로서 효과적인 기능을 수행함을 확인하였다. 형성된 박막의 성분 분석을 위하여 energy dispersive spectroscopy(EDS)를 이용하여 SiOxNy 층의 생성을 확인하였으며, 전기적인 특성을 통하여 tunnel gate dielectrics의 기능을 수행함을 알 수 있었다. 형성된 SiOxNy 층은 초박막 형태임에도 절연막으로서의 기능을 나타내었다.

  • PDF

Air stable n-type organic field effect transistors using a perfluoropolymer insulator

  • Jang, Jun-Hyuk;Kim, Ji-Whan;Park, Noh-Hwal;Kim, Jang-Joo
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2008년도 International Meeting on Information Display
    • /
    • pp.276-279
    • /
    • 2008
  • Air stable n-type organic field effect transistors (OFETs) based on CB60B are realized using a perfluoropolymer as the gate dielectric layer. The devices showed the field-effect mobility of $0.05\;cm^2P/V\;s$ in ambient air. Replacing the gate dielectric material by $SiO_2$ resulted in no transistor action in ambient air. Perfluorinated gate dielectric layer reduces interface traps significantly for the n-type semiconductor even in ambient air.

  • PDF

다결정 Si/ $SiO_2$II Si 적층구조에서 $SiO_2$∥ 층의 두께에 따른 유전특성의 변화 (Dielectric Constant with $SiO_2$ thickness in Polycrystalline Si/ $SiO_2$II Si structure)

  • 송오성;이영민;이진우
    • 한국표면공학회지
    • /
    • 제33권4호
    • /
    • pp.217-221
    • /
    • 2000
  • The gate oxide thickness is becoming thinner and thinner in order to speed up the semiconductor CMOS devices. We have investigated very thin$ SiO_2$ gate oxide layers and found anomaly between the thickness determined with capacitance measurement and these obtained with cross-sectional high resolution transmission electron microscopy. The thicknesses difference of the two becomes important for the thickness of the oxide below 5nm. We propose that the variation of dielectric constant in thin oxide films cause the anomaly. We modeled the behavior as (equation omitted) and determined $\varepsilon_{bulk}$=3.9 and $\varepsilon_{int}$=-4.0. We predict that optimum $SiO_2$ gate oxide thickness may be $20\AA$ due to negative contribution of the interface dielectric constant. These new results have very important implication for designing the CMOS devices.s.

  • PDF

러빙 처리된 표면의 적층 절연막을 가지는 Pentacene TFT의 전기적 특성 (ELECTRICAL CHARACTERISTICS OF PENTACENE THIN FILM TRANSISTORS WITH STACKED AND SURFACE-TREATED GATE INSULATORS)

  • 강창헌;이종혁;박재훈;최종선
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2002년도 하계학술대회 논문집 C
    • /
    • pp.1546-1548
    • /
    • 2002
  • In this paper, the electrical characteristics of pentacene thin film transistors(TFTs) with stacked and surface-treated gate insulators have been investigated. The semiconductor layer of pentacene was thermally evaporated onto the stacked gate insulators. For the gate insulating materials. PVP(PolyvinylPhenol) and polystyrene were spin-coated with two different stacking orders, PVP-polystyrene and polystyrene-PVP. Rapid solvent evaporation during the spin-coating processes of these insulating layers produces non-equilibrium phase morphologies accompanied by surface undulations on gate insulator interfaces. This non-equilibrium phase morphology affects the growth mode of the subsequent pentacene layer. Therefore, in order to smoothen the gate dielectric surfaces, gate dielectric surfaces were rubbed laterally along the direction from the drain to the source TFTs with with stacked and surface-treated gate insulators have provided improved operational characteristics.

  • PDF

이중 게이트 절연막을 가지는 실리콘 전계방출 어레이 제작 및 특성 (Fabrication and characterization of silicon field emitter array with double gate dielectric)

  • 이진호;강성원;송윤호;박종문;조경의;이상윤;유형준
    • 한국진공학회지
    • /
    • 제6권2호
    • /
    • pp.103-108
    • /
    • 1997
  • 본 연구에서는 2단계 실리콘 건식식각 공정과 게이트 절연막으로 열산화막과 tetraethylorthosilicate(TEOS) 산화막의 이중막을 사용하고, 스핀-온-그래스 (Spin-on-glass:SOG) 에치백(etch-back) 공정에 의하여 게이트를 제작하는 새로운 방법을 통하여 실리콘 전계방출소자를 제작하고 그 특성을 분석하였다. 게이트 절연막의 누설전류 를 감소시키면서 팁과 게이트의 간격을 줄이는 구조인 이중 게이트 절연막을 형성하기 위하 여 팁 첨예화 산화 공정후 낮은 점도의 감광막(photo resist)을 시료에 도포한 후, $O_2$ 플라 즈마 에싱(ashing)하는 공정을 채택하였다. 이러한 공정으로 제작된 에미터 팁의 높이와 팁 반경은 각각 1.1$\mu\textrm{m}$와 100$\AA$정도이었으며, 256개 팁 어레이에서 전계방출의 문턱전압은 40V 이하이었다. 60V의 게이트전압에서 23$\mu\textrm{A}$(즉, 90nA/팁)의 높은 아노드 전류를 얻을 수 있었 다. 이때, 게이트 전류는 아노드전류의 약0.1%이하였다. 개발된 공정기술로 게이트 개구도 크게 감소시켰을 뿐 아니라, 게이트 누설전류를 현저히 감소시켰다.

  • PDF

Effect of Curing Conditions of a Poly(4-vinylphenol) Gate Dielectric on the Performance of a Pentacene-based Thin Film Transistor

  • Hwang, Min-Kyu;Lee, Hwa-Sung;Jang, Yun-Seok;Cho, Jeong-Ho;Lee, Shic-Hoon;Kim, Do-Hwan;Cho, Kil-Won
    • Macromolecular Research
    • /
    • 제17권6호
    • /
    • pp.436-440
    • /
    • 2009
  • We improved the performance of pentacene-based thin film transistors by changing the curing environment of poly(4-vinylphenol) (PVP) gate dielectrics, while keeping the dielectric constant the same. The field-effect mobility of the pentacene TFTs constructed using the vacuum cured PVP was higher than that of the device based on the Ar flow cured gate dielectric, possibly due to the higher crystalline perfection of the pentacene films. The present results demonstrated that the curing conditions used can markedly affect the surface energy of polymer gate dielectrics, thereby affecting the field-effect mobility of TFTs based on those dielectrics.

Improvement of carrier transport in silicon MOSFETs by using h-BN decorated dielectric

  • Liu, Xiaochi;Hwang, Euyheon;Yoo, Won Jong
    • 한국표면공학회:학술대회논문집
    • /
    • 한국표면공학회 2013년도 춘계학술대회 논문집
    • /
    • pp.97-97
    • /
    • 2013
  • We present a comprehensive study on the integration of h-BN with silicon MOSFET. Temperature dependent mobility modeling is used to discern the effects of top-gate dielectric on carrier transport and identify limiting factors of the system. The result indicates that coulomb scattering and surface roughness scattering are the dominant scattering mechanisms for silicon MOSFETs at relatively low temperature. Interposing a layer of h-BN between $SiO_2$ and Si effectively weakens coulomb scattering by separating carriers in the silicon inversion layer from the charged centers as 2-dimensional h-BN is relatively inert and is expected to be free of dangling bonds or surface charge traps owing to the strong, in-plane, ionic bonding of the planar hexagonal lattice structure, thus leading to a significant improvement in mobility relative to undecorated system. Furthermore, the atomically planar surface of h-BN also suppresses surface roughness scattering in this Si MOSFET system, resulting in a monotonously increasing mobility curve along with gate voltage, which is different from the traditional one with a extremum in a certain voltage. Alternatively, high-k dielectrics can lead to enhanced transport properties through dielectric screening. Modeling indicates that we can achieve even higher mobility by using h-BN decorated $HfO_2$ as gate dielectric in silicon MOSFETs instead of h-BN decorated $SiO_2$.

  • PDF

Polymer Dielectrics and Orthogonal Solvent Effects for High-Performance Inkjet-Printed Top-Gated P-Channel Polymer Field-Effect Transistors

  • Baeg, Kang-Jun;Khim, Dong-Yoon;Jung, Soon-Won;Koo, Jae-Bon;You, In-Kyu;Nah, Yoon-Chae;Kim, Dong-Yu;Noh, Yong-Young
    • ETRI Journal
    • /
    • 제33권6호
    • /
    • pp.887-896
    • /
    • 2011
  • We investigated the effects of a gate dielectric and its solvent on the characteristics of top-gated organic field-effect transistors (OFETs). Despite the rough top surface of the inkjet-printed active features, the charge transport in an OFET is still favorable, with no significant degradation in performance. Moreover, the characteristics of the OFETs showed a strong dependency on the gate dielectrics used and its orthogonal solvents. Poly(3-hexylthiophene) OFETs with a poly(methyl methacrylate) dielectric showed typical p-type OFET characteristics. The selection of gate dielectric and solvent is very important to achieve high-performance organic electronic circuits.