• Title/Summary/Keyword: Differential-/Common-Mode

Search Result 89, Processing Time 0.029 seconds

Enhanced Common-Mode Noise Rejection Method Based on Impedance Mismatching Compensation for Wireless Capsule Endoscopy Systems

  • Hwang, Won-Jun;Kim, Ki-Yun;Choi, Hyung-Jin
    • ETRI Journal
    • /
    • v.37 no.3
    • /
    • pp.637-645
    • /
    • 2015
  • Common-mode noise (CMN) is an unresolved problem in wireless capsule endoscopy (WCE) systems. In a WCE system, CMN originates from various electric currents found within the human body or external interference sources and causes critical demodulation performance degradation. The differential operation, a typical method for the removal of CMN rejection, can remove CMN by subtracting two signals simultaneously received by two reception sensors attached to a human body. However, when there is impedance mismatching between the two reception sensors, the differential operation method cannot completely remove CMN. Therefore, to overcome this problem, we propose an enhanced CMN rejection method. The proposed method performs not only subtraction but also addition between two received signals. Then a CMN ratio can be estimated by sufficient accumulation of division operation outcomes between the subtraction and addition outputs during the guard period. Finally, we can reject the residual CMN by combining the subtraction and addition outputs.

Ultra-Low-Power Differential ISFET/REFET Readout Circuit

  • Thanachayanont, Apinunt;Sirimasakul, Silar
    • ETRI Journal
    • /
    • v.31 no.2
    • /
    • pp.243-245
    • /
    • 2009
  • A novel ultra-low-power readout circuit for a pH-sensitive ion-sensitive field-effect transistor (ISFET) is proposed. It uses an ISFET/reference FET (REFET) differential pair operating in weak-inversion and a simple current-mode metal-oxide semiconductor FET (MOSFET) translinear circuit. Simulation results verify that the circuit operates with excellent common-mode rejection ability and good linearity for a single pH range from 4 to 10, while only 4 nA is drawn from a single 1 V supply voltage.

  • PDF

Characteristic Analysis of Noise Filter (노이즈필터의 특성 해석)

  • Kwon, Jin-Uk;Min, Een-Kyu;Youn, Duck-Yong;Hong, Soon-Chan
    • Proceedings of the KIEE Conference
    • /
    • 1993.07b
    • /
    • pp.794-796
    • /
    • 1993
  • This paper deals with the characteristic analysis of noise filter for the reduction of conduction noise, especially, common-mode noise. Attenuation in the system containing noise filter is analyzed and equivalent circuits for common- and differential- mode noise are derived. To clarify the effects by parasitic components of the inductor and capacitor, digital simulations using Design Center are carried out.

  • PDF

MOS Transistor Differential Amplifier (MOS Transistor를 이용한 착동증폭기)

  • 이병선
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.4 no.4
    • /
    • pp.2-12
    • /
    • 1967
  • A pair of insulated-gate metal-oxide-semiconductor field-effect transistor has been used to measure the direct current produced from the ionization chamber in the range of to A. An analisis of direct-current differential amplifier giving the expressions of the common-mode rejection ratio and the rralization of the constant-current generator to give very large effective source resistance has been presented. Voltage gain is 6.6, drift at the room temperature is 1.5mv per day. The common-mode rejection ratio is obtained maximum 84db. These facts give the feasibility of small direct-current measurements by utilizing this type transistors.

  • PDF

A Rail-to-Rail CMOS Op-amp with Constant Gain by Using Output Common Mode Current Compensation (출력 단 공통모드 전류 보상으로 일정한 이득을 갖는 Rail-to-Rail CMOS 연산증폭기)

  • Lee, Dong-Geon;Jeong, Hang-Geun
    • Proceedings of the IEEK Conference
    • /
    • 2008.06a
    • /
    • pp.457-458
    • /
    • 2008
  • This paper presents an output common mode current compensation method to achieve both constant Gm and constant gain. A conventional rail-to-rail CMOS op-amp with constant Gm was designed by using complementary differential input stage and current compensation skills. But it doesn't operate constant gain, because of output resistance variation. With $0.18{\mu}m$ CMOS process, the simulation results show that the differential gain variation can achieve less than 1.3dB. And a 60dB gain, a 13.5MHz unity gain-frequency, and 1mW power consumption, when operating at 1.8V and 10pF load.

  • PDF

Design of Asynchronous Comparator for 1.2Gbps Signal Receiver (1.2 Gbps 신호 복원기를 위한 비동기 비교기의 설계)

  • 임병찬;권오경
    • Proceedings of the IEEK Conference
    • /
    • 2001.06b
    • /
    • pp.137-140
    • /
    • 2001
  • This paper shows an asynchronous comparator circuit for 1.2Gbps signal receiver that converts 1.2Gbps data rate input signals with less than 100㎷ swing to on-chip CMOS compatible voltage levels in a 0.35${\mu}{\textrm}{m}$ CMOS process. Folded-cascode nMOS input stage with source-coupled pMOS input stage cover rail-to-rail input common-mode range. Drastic gain-bandwidth increment due to gain-boosting stage with positive-feedback latch as well as wide input common-mode range make designed circuit be suitable for a fully differential signal receiver. HSPICE simulation results show that worst-case sensitivity is less than 20㎷ and maximum propagation delay is 640-psec. And also we verified 3.97㎽ power consumption with 150㎷ differential swing amplitude at 1.2Gbps.

  • PDF

LVDS I/O Cells with Rail-to-Rail Input Receiver

  • Lim, Byong-Chan;Lee, Sung-Ryong;Kwon, Oh-Kyong
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2002.08a
    • /
    • pp.567-570
    • /
    • 2002
  • The LVDS (Low Voltage Differential Signaling) I/O cells, fully compatible with ANSI TIA/ EIA-644 LVDS standard, are designed using a 0.35${\mu}m$ standard CMOS technology. With a single 3V supply, the core cells operate at 1.34Gbps and power consumption of the output driver and the input receiver is 10. 5mW and 4.2mW, respectively. In the output driver, we employ the DCMFB (Dynamic Common-Mode FeedBack) circuit which can control the DC offset voltage of differential output signals. The SPICE simulation result of the proposed output driver shows that the variation of the DC offset voltage is 15.6% within a permissible range. In the input receiver, the proposed dual input stage with a positive feedback latch covers rail-to-rail input common-mode range and enables a high-speed, low-power operation. 5-channels of the proposed LVDS I/O pair can handle display data up to 8-bit gray scale and UXGA resolution.

  • PDF

A CMOS Op-amp Design of Improved Common Mode Feedback(CMFB) Circuit for High-frequency Filter Implementation (고주파용 필터구현을 위한 개선된 CMFB회로를 이용한 CMOS Op-amp 설계)

  • Lim, Dae-Sung;Choi, Young-Jae;Lee, Meung-Su;Kim, Dong-Yong
    • Proceedings of the KIEE Conference
    • /
    • 1993.07a
    • /
    • pp.479-482
    • /
    • 1993
  • A fully balanced differential amplifier can achieve high-gain wide-bandwidth characteristics. And also, Offset PSRR, CMRR and Noise performance of that are excellent, but these merits can be achieved only when the architecture holds fully balanced. Commonly, the fully balanced differential amplifier has a common mode feedback(CMFB) circuit in order to maintain the balance. This paper presents improved characteristics of the CMFB circuit and designs the wide-bandwidth CMOS Op-amp. The unity gain bandwidth of this Op-amp is 50MHz with the load capacitor 2pF, and the value of phase margin is $85^{\circ}$.

  • PDF

Dual-Level LVDS Circuit with Common Mode Bias Compensation Technique for LCD Driver ICs (공통모드 전압 보정기능을 갖는 LCD 드라이버용 듀얼모드 LVDS 전송회로)

  • Kim Doo-Hwan;Kim Ki-Sun;Cho Kyoung-Rok
    • The Journal of the Korea Contents Association
    • /
    • v.6 no.3
    • /
    • pp.38-45
    • /
    • 2006
  • A dual-level low voltage differential signalling (DLVDS) circuit is proposed aiming at reducing transmission lines for a LCD driver IC. We apply two data to the proposed DLVDS circuit as inputs. Then, the transmitter converts two inputs to two kinds of fully differential signals. In this circuit, two transmission lines are sufficient to transfer two inputs while keeping the LVDS feature. However, the circuit has a common mode bias fluctuation due to difference of the input bias and the reference bias. We compensate the common mode bias fluctuation using a feedback circuit of the current source bias. The receiver recovers the original input data through a level decoding circuit. We fabricated the proposed circuit using $0.25{\mu}m$ CMOS technology. The simulation results of proposed circuit shows 1-Gbps/2-line data rate and 35mW power consumption at 2.5V supply voltage, respectively.

  • PDF