• Title/Summary/Keyword: Cascaded inverter

Search Result 173, Processing Time 0.022 seconds

Cascaded Boost Type Inverter System for Compensation of Voltage Sag (Voltage Sag 보상을 위한 종속 승압형 인버터 시스템)

  • Lee, Seung-Yong;Seo, Young-Min;Kim, Myeong-Soo;Hong, Soon-Chan
    • Proceedings of the KIPE Conference
    • /
    • 2011.07a
    • /
    • pp.352-353
    • /
    • 2011
  • This paper proposes a cascaded boost type inverter system to compensate the voltage sag. If the voltage sag has appeared in input voltage, a cascaded boost converter would be operated to compensate voltage sag. The output voltage is kept constant by a direct-quadrature frame controller in the single-phase PWM inverter. The validity of proposed system is verified by simulation on the 300W cascaded boost type inverter system.

  • PDF

Charge Balance Control Methods for a Class of Fundamental Frequency Modulated Asymmetric Cascaded Multilevel Inverters

  • Babaei, Ebrahim
    • Journal of Power Electronics
    • /
    • v.11 no.6
    • /
    • pp.811-818
    • /
    • 2011
  • Modulation strategies for multilevel inverters have typically focused on synthesizing a desired set of sinusoidal voltage waveforms using a fixed number of dc voltage sources. This makes the average power drawn from different dc voltage sources unequal and time varying. Therefore, the dc voltage sources are unregulated and require that corrective control action be incorporated. In this paper, first two new selections are proposed for determining the dc voltage sources values for asymmetric cascaded multilevel inverters. Then two modulation strategies are proposed for the dc power balancing of these types of multilevel inverters. Using the charge balance control methods, the power drawn from all of the dc sources are balanced except for the dc source used in the first H-bridge. The proposed control methods are validated by simulation and experimental results on a single-phase 21-level inverter.

Design of High Voltage Cascaded NPC H-Bridge Inverter (고전압 Cascaded NPC H-Bridge 인버터 설계)

  • Hyun, Seung-Wook;Noh, Yong-Su;Hyon, Byong Jo;Choi, Jun-Hyuk;Kim, Jin-Hong
    • Proceedings of the KIPE Conference
    • /
    • 2018.07a
    • /
    • pp.290-291
    • /
    • 2018
  • This paper proposed design method of DC link capasitor and leakage inductance of transformer with high voltage cascaded NPC H-bridge inverter. DC link capacitor is designed based on the ripple power between input AC power and output AC power, and leakage inductance of transformer is designed based on FFT table of unipola PWM with NPC H-bridge inverter. The proposed design method is verified by simulation results of 6.6[kV], 1.2[MW] Cascaded NPC H-bridge inverter.

  • PDF

Reduction of Components in Cascaded Transformer Multilevel Inverter Using Two DC Sources

  • Banaei, Mohamad Reza;Salary, Ebrahim;Alizadeh, Ramin;Khounjahan, Hossein
    • Journal of Electrical Engineering and Technology
    • /
    • v.7 no.4
    • /
    • pp.538-545
    • /
    • 2012
  • In this paper a novel cascaded transformer multilevel inverter is proposed. Each basic unit of the inverter includes two DC sources, single phase transformers and semiconductor switches. This inverter, which operates as symmetric and asymmetric, can output more number of voltage levels in the same number of the switching devices. Besides, the number of gate driving circuits is reduced, which leads to circuit size reduction and lower power consumption in the driving circuits. Moreover, several methods to determination of transformers turn ratio in proposed inverter are presented. Theoretical analysis, simulation results using MATLAB/SIMULINK and experimental results are provided to verify the operation of the suggested inverter.

An Algorithm for Even Distribution of Loss, Switching Frequency, Power of Model Predictive Control Based Cascaded H-bridge Multilevel Converter (모델 예측 제어 기반 Cascaded H-bridge 컨버터의 균일한 손실, 스위칭 주파수, 전력 분배를 위한 알고리즘)

  • Kim, I-Gim;Kwak, Sang-Shin
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.20 no.5
    • /
    • pp.448-455
    • /
    • 2015
  • A model predictive control (MPC) method without individual PWM has been recently researched to simplify and improve the control flexibility of a multilevel inverter. However, the input power of each H-bridge cell and the switching frequency of switching devices are unbalanced because of the use of a restricted switching state in the MPC method. This paper proposes a control method for balancing the switching patterns and cell power supplied from each isolated dc source of a cascaded H-bridge inverter. The supplied dc power from isolated dc sources of each H-bridge cells is balanced with the proposed cell balancing method. In addition, the switching frequency of each switching device of the CHB inverter becomes equal. A simulation and experimental results are presented with nine-level and five-level three-phase CHB inverter to validate the proposed balancing method.

Implementation of Cuckoo Search Optimized Firing Scheme in 5-Level Cascaded H-Bridge Multilevel Inverter for Power Quality Improvement

  • Singla, Deepshikha;Sharma, P.R.
    • Journal of Power Electronics
    • /
    • v.19 no.6
    • /
    • pp.1458-1466
    • /
    • 2019
  • Multilevel inverters have appeared as a successful and utilitarian solution in many power applications. The prime objective of an inverter is to keep the fundamental component of the output voltage of a multilevel inverter at a preferred value. Equally important is the need to keep the harmonic components in the output voltage within stated harmonic limits. Therefore, the basis of this research is to develop a harmonic minimization function that optimizes the switching angles of cascaded H-bridge multilevel inverter. Due to benefits of the Cuckoo Search (CS) algorithm, it is applied to determine the switching angles, which are further used to generate the switching pattern for firing the H-bridges of multilevel inverter. Simulation results are compared with SPWM based firing scheme. The switching frequency for SPWM firing scheme is taken as 200 Hz since the switching losses are increased when switching frequency is high. To validate the ability of Cuckoo Search optimized firing scheme in minimization of harmonics, experimental results obtained from hardware prototype of Five Level Cascaded H-Bridge Multilevel Inverter equipped with a FPGA controller are presented to verify the simulation results.

Half-bridge Cascaded Multilevel Inverter Based Series Active Power Filter

  • Karaarslan, Korhan;Arifoglu, Birol;Beser, Ersoy;Camur, Sabri
    • Journal of Power Electronics
    • /
    • v.17 no.3
    • /
    • pp.777-787
    • /
    • 2017
  • A new single phase half-bridge cascaded multilevel inverter based series active power filter (SAPF) is proposed. The main parts of the inverter are presented in detail. With the proposed inverter topology, any compensation voltage reference can be easily obtained. Therefore, the inverter acts as a harmonic source when the reference is a non-sinusoidal signal. A 31-level inverter based SAPF with the proposed topology, is manufactured and the voltage harmonics of the load connected to the point of common coupling (PCC) are compensated. There is no need for a parallel passive filter (PPF) since the main purpose of the paper is to represent the compensation capability of the SAPF without a PPF. It is aimed to compensate the voltage harmonics of the load fed by a non-sinusoidal supply using the proposed inverter. The validity of the proposed inverter based SAPF is verified by simulation as well as experimental study. The system efficiency is also measured in this study. Both simulation and experimental results show that the proposed multilevel inverter is suitable for SAPF applications.

Optimized Space Vector Pulse-width Modulation Technique for a Five-level Cascaded H-Bridge Inverter

  • Matsa, Amarendra;Ahmed, Irfan;Chaudhari, Madhuri A.
    • Journal of Power Electronics
    • /
    • v.14 no.5
    • /
    • pp.937-945
    • /
    • 2014
  • This paper presents an optimized space vector pulse-width modulation (OSVPWM) technique for a five-level cascaded H-bridge (CHB) inverter. The space vector diagram of the five-level CHB inverter is optimized by resolving it into inner and outer two-level space vector hexagons. Unlike conventional space vector topology, the proposed technique significantly reduces the involved computational time and efforts without compromising the performance of the five-level CHB inverter. A further optimized (FOSVPWM) technique is also presented in this paper, which significantly reduces the complexity and computational efforts. The developed techniques are verified through MATLAB/SIMULINK. Results are compared with sinusoidal pulse-width modulation (SPWM) to prove the validity of the proposed technique. The proposed simulation system is realized by using an XC3S400 field-programmable gate array from Xilinx, Inc. The experiment results are then presented for verification.

A New Topology of Multilevel Voltage Source Inverter to Minimize the Number of Circuit Devices and Maximize the Number of Output Voltage Levels

  • Ajami, Ali;Mokhberdoran, Ataollah;Oskuee, Mohammad Reza Jannati
    • Journal of Electrical Engineering and Technology
    • /
    • v.8 no.6
    • /
    • pp.1328-1336
    • /
    • 2013
  • Nowadays multilevel inverters are developing generally due to reduced voltage stress on power switches and low total harmonic distortion (THD) in output voltage. However, for increasing the output voltage levels the number of circuit devices are increased and it results in increasing the cost of converter. In this paper, a novel multilevel inverter is proposed. The suggested topology uses less number of power switches and related gate drive circuits to generate the same level in output voltage with comparison to traditional cascaded multilevel inverter. With the proposed topology all levels in output voltage can be realized. As an illustration, a symmetric 13-level and asymmetric 29-level proposed inverters have been simulated and implemented. The total peak inverse (PIV) and power losses of presented inverter are calculated and compared with conventional cascaded multilevel inverter. The presented analyses show that the power losses in the suggested multilevel inverter are less than the traditional inverters. Presented simulation and experimental results demonstrate the feasibility and applicability of the proposed inverter to obtain the maximum number of levels with less number of switches.

Optimal Harmonic Stepped Waveform Technique for Solar Fed Cascaded Multilevel Inverter

  • Alexander, S.Albert;Thathan, Manigandan
    • Journal of Electrical Engineering and Technology
    • /
    • v.10 no.1
    • /
    • pp.261-270
    • /
    • 2015
  • In this paper, the Optimal Harmonic Stepped Waveform (OHSW) method is proposed in order to eliminate the selective harmonic orders available at the output of cascaded multilevel inverter (CMLI) fed by solar photovoltaic (SPV). This technique is used to solve the harmonic elimination equations based on stepped waveform analysis in order to obtain the optimal switching angles which in turn reduce the Total Harmonic Distortion (THD). The OHSW method considers the output voltage waveform as four equal symmetries in each half cycle. In the proposed method, a solar fed fifteen level cascaded multilevel is considered where the magnitude of six numbers of harmonic orders is reduced. A programmable pulse generator is developed to carry the switching angles directly to the semiconductor switches obtained as a result of OHSW analysis. Simulations are carried out in MATLAB/Simulink in which a separate model is developed for solar photovoltaic which serves as the input for cascaded multilevel inverter. A 3kWp solar plant with multilevel inverter system is implemented in hardware to show the effectiveness of the proposed system. Based on the observation the OHSW method provides the reduced THD thereby improving power quality in renewable energy applications.