• 제목/요약/키워드: Analog circuit

검색결과 728건 처리시간 0.033초

고온용 Circuit-analog 전파흡수구조의 350℃ 및 열 수분 환경에서의 적용성 평가 (Evaluation of Applicability of Circuit-analog Radar Absorbing Structures for High Temperature in 350℃ and Hot-wet Environment)

  • 장민수;김호범;홍헌석
    • Composites Research
    • /
    • 제36권5호
    • /
    • pp.335-341
    • /
    • 2023
  • 본 연구에서는 고온용 Circuit-analog 전파흡수구조(CA-RAS)를 제안하고, 350℃ 및 열 수분 환경에서의 전파흡수성능 및 인장 물성을 평가하였다. Glass/cyanate ester와 사각형 저항 패턴층을 통해 CA-RAS를 구현하였으며, 자유공간 측정장비를 이용하여 350℃ 환경과 열 수분 환경 노출 후의 반사손실을 측정했다. 또한 ASTM D638 규격에 따라 환경 노출 후의 인장강도를 측정했다. 제안된 CA-RAS는 350℃까지 4 GHz 이상의 -10 dB 흡수 대역과 -20 dB 이상의 피크 값을 보였으며, 열 수분 환경 노출 후에도 전파 흡수 성능의 저하가 확인되지 않았다. 또한 환경 노출 후에도 Glass/cyanate ester의 상온 인장강도 대비 95% 이상의 인장강도 값이 확인되었다. 이를 통해 본 연구에서는 제안된 전파흡수구조의 고온 및 열 수분 환경에 노출되는 저피탐 구조물로서의 적용 가능성을 확인하였다.

A high-speed algorithmic ADC based on Maximum Circuit

  • Chaikla, Amphawan;Pukkalanun, Tattaya;Riewruja, Vanchai;Wangwiwattana, Chaleompun;Masuchun, Ruedee
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 제어로봇시스템학회 2003년도 ICCAS
    • /
    • pp.73-77
    • /
    • 2003
  • This paper presents a high-speed algorithmic analog-to-digital converter (ADC), which is based on gray coding. The realization method makes use of a two-input maximum circuit to provide a high-speed operation and a low-distortion in the transfer characteristic. The proposed ADC based on the CMOS integrated circuit technique is simple and suitable for implementing a highresolution ADC. The performances of the proposed circuit were studied using the PSPICE analog simulation program. The simulation-results verifying the circuit performances are agreed with the expected values.

  • PDF

RSFQ 논리회로의 개발과 회로설계에 대한 지연시간 고려 (Development of RSFQ Logic Circuits and Delay Time Considerations in Circuit Design)

  • 강준희;김진영
    • Progress in Superconductivity
    • /
    • 제9권2호
    • /
    • pp.157-161
    • /
    • 2008
  • Due to high speed operations and ultra low power consumptions RSFQ logic circuit is a very good candidate for future electronic device. The focus of the RSFQ circuit development has been on the advancement of analog-to-digital converters and microprocessors. Recent works on RSFQ ALU development showed the successful operation of an 1-bit block of ALU at 40 GHz. Recently, the study of an RSFQ analog-to-digital converter has been extended to the development of a single chip RF digital receiver. Compared to the voltage logic circuits, RSFQ circuits operate based on the pulse logic. This naturally leads the circuit structure of RSFQ circuit to be pipelined. Delay time on each pipelined stage determines the ultimate operating speed of the circuit. In simulations, a two junction Josephson transmission line's delay time was about 10 ps, a splitter's 14.5 ps, a switch's 13 ps, a half adder's 67 ps. Optimization of the 4-bit ALU circuit has been made with delay time consideration to operate comfortably at 10 GHz or above.

  • PDF

A Simple Current-Mode Analog Multiplier-Divider Circuit Using OTAs

  • Surakampontorn, Wanlop;Kaewdang, Khanittha;Fongsamut, Chalermpan
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2002년도 ITC-CSCC -1
    • /
    • pp.658-661
    • /
    • 2002
  • An analog multiplier-divider circuit that realized through the use of OTAs, which does not require external passive circuit elements and temperature compensated, is proposed in this paper. Since the scheme is realized in such a way that employs only OTA as a standard cell, the circuit is simple and can be easily constructed from commercially available IC. The circuit bandwidth is wide and close to the transistor f$\sub$T/. Simulation results that demonstrate the performances of the multiplier-divider circuit are included.

  • PDF

LCOS 마이크로디스플레이 구동용 보정회로 설계 (Design of Calibration Circuit for LCOS Microdisplay)

  • 이연성;위정욱;한충우;송남철
    • 한국정보통신학회:학술대회논문집
    • /
    • 한국정보통신학회 2022년도 추계학술대회
    • /
    • pp.469-471
    • /
    • 2022
  • 본 논문에서는 아날로그 구동 방식의 4K UHD LCOS 패널을 구동하기 위해 디지털 픽셀을 아날로그 픽셀로 변환하는 과정에서 발생되는 이득 오차, DC 옵셋, 샘플링 클럭의 위상 오차를 보정하기 위한 보정회로의 구현 방법을 기술한다. 제안된 보정회로는 이득 및 DC 옵셋 보정 회로와 샘플링 클럭 위상 조정 회로로 구성되며, FPGA와 비디오 앰프를 이용하여 구현하였다.

  • PDF

릴레이 구동회로 및 수동필터를 이용한 단상 전원의 부하 적응형 고조파 전류 제거 기법 (The Method for Harmonics Elimination of a Single Phase Current by the Analog Relay Control Circuit and Passive Filters)

  • 박종연;이후찬;이봉진;최원호
    • 대한전기학회논문지:전기기기및에너지변환시스템부문B
    • /
    • 제55권6호
    • /
    • pp.292-298
    • /
    • 2006
  • Because of the high cost for the active power filter, passive filters have been widly used to eliminate harmonic currents of nonlinear load and can also improve the power factor. They are not often optimal filters because the passive filters are designed under the fixed load conditions. In this paper we proposed the method which only the necessary harmonic filters are operated by detecting the various harmonic current components. We presents the new control method of passive filter selection type with the relay control circuit which is consist of analog GIC, comparater, flip-flop and etc. By the experimental results using the proposed system for the rectifier load, we concluded that the researched method is cost effective and the performance is better than the passive filter.

A Four-quadrant Analog Multiplier Based on Switched-capacitor and Pulse-Width Amplitude Modulation Techniques

  • Siripruchyanun, Montree;Wardkein, Paramote
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2002년도 ITC-CSCC -2
    • /
    • pp.739-742
    • /
    • 2002
  • This article proposes a Four-Quadrant Analog Multiplier (4-QAM) applying switched-capacitor and pulse-width amplitude modulation (PWAM) principles. The features of the presented circuit are that it can function as analog multiplier with a wide dynamic range of input signal and no disturbing from deviation of carrier frequency of PWM signal. In addition, the circuit detail is simpler than that of the previously proposed circuits. It is then easy and applicable for employing it into Integrated Circuit (IC) realization to especially operate in low-frequency and low-power applications. The experimental results granted are in correspondence to the theoretical analysis.

  • PDF

Digital Tuning Analog Component 집적회로의 설계 및 제작 (Design and Fabrication of Digital Tuning Analog Component IC)

  • 신명철;장영욱;김영생;고진수
    • 대한전자공학회논문지
    • /
    • 제23권6호
    • /
    • pp.923-928
    • /
    • 1986
  • This paper describes the design and fabrication of a high performance digital tuning analog component integrated circuit that contains a television station detector and decoders(H and L types). When the comparator level sampling method is used, this integrated circuit can be used as a stable channel selector for an external circuit with very large signal variation. It has been fabricated using the SST bipolar standard process and its chip size is 2.2x2.1mm\ulcorner As a result, we have succeeded in fabricating the IC that satisfies the D.C characteristics, and the channel station detector and decoder function.

  • PDF

Field programmable analog arrays for implementation of generalized nth-order operational transconductance amplifier-C elliptic filters

  • Diab, Maha S.;Mahmoud, Soliman A.
    • ETRI Journal
    • /
    • 제42권4호
    • /
    • pp.534-548
    • /
    • 2020
  • This study presents a new architecture for a field programmable analog array (FPAA) for use in low-frequency applications, and a generalized circuit realization method for the implementation of nth-order elliptic filters. The proposed designs of both the FPAA and elliptic filters are based on the operational transconductance amplifier (OTA) used in implementing OTA-C filters for biopotential signal processing. The proposed FPAA architecture has a flexible, expandable structure with direct connections between configurable analog blocks (CABs) that eliminates the use of switches. The generalized elliptic filter circuit realization provides a simplified, direct synthetic method for an OTA-C symmetric balanced structure for even/odd-nth-order low-pass filters (LPFs) and notch filters with minimum number of components, using grounded capacitors. The filters are mapped on the FPAA, and both architectures are validated with simulations in LTspice using 90-nm complementary metal-oxide semiconductor (CMOS) technology. Both proposed FPAA and filters generalized synthetic method achieve simple, flexible, low-power designs for implementation of biopotential signal processing systems.

Ramp形 A-D 變煥器의 直線性 改善에 關하여

  • 이필재
    • 전자공학회지
    • /
    • 제2권2호
    • /
    • pp.37-42
    • /
    • 1975
  • 램프형 A/D 변환기의 직선도의 정밀도에 영향을 미치는 여러 가지 원인들을 실험적으로 고찰하였다. 아울러 램프형 A/D 변환기의 직선도, 정밀도, 및 상계오차를 개선하기 위한 회로소자의 결정방법을 제안하였다. Various factors which affect the linearity and accuracy of the ramp type analog-to-digital converter have been investigated experimentally. A suggestion hav been made in the determination of circuit parameters with the emphasis on the improvement of the linearity and accuracy in the ramp type analog-to-digital conveter.

  • PDF