• Title/Summary/Keyword: 2.4 GHz Power Amplifier

Search Result 213, Processing Time 0.033 seconds

Design of 100mW RF CMOS Power Amplifier for 2.4GHz (2.4GHz 100mW급 고주파 CMOS 전력 증폭기 설계)

  • Hwang, Young-Seung;Chae, Yong-Doo;Oh, Beom-Seok;Cho, Yeon-Su;Jung, Woong
    • Proceedings of the IEEK Conference
    • /
    • 2003.11c
    • /
    • pp.335-339
    • /
    • 2003
  • This Paper describes the design and the simulation results of the RF CMOS Class-E Power Amplifier for a 2.4GHz ISM band. This circuit is composed two connected amplifiers. where Class F amplifier drives Class E amplifier. The proposed circuit can reduce the total power dissipation of the driving stage and can work with higher efficiency. The power amplifier has been implemented in a standard 0.25$\mu\textrm{m}$ CMOS technology and is shown to deliver 100mW output Power to load with 41% power added efficiency(PAE) from a 2.5V supply.

  • PDF

Design of High Gain Low Noise Amplifier (2.4GHz 고이득 저잡음 증폭기 설계)

  • 손주호;최석우;윤창훈;김동용
    • Proceedings of the IEEK Conference
    • /
    • 2002.06b
    • /
    • pp.309-312
    • /
    • 2002
  • In this paper, we discuss the design of high gain low noise amplifier by using the 0.2sum CMOS technology. A cascode inverter is adopted to implement the low noise amplifier. The proposed cascode inverter LNA is one stage amplifier with a voltage reference and without choke inductors. The designed 2.4GHz LNA achieves a power gain of 25dB, a noise figure of 2.2dB, and power consumption of 255㎽ at 2.5V power supply.

  • PDF

Design of a V Band Power Amplifier Using 65 nm CMOS Technology (65 nm CMOS 공정을 이용한 V 주파수대 전력증폭기 설계)

  • Lee, Sungah;Cui, Chenglin;Kim, Seong-Kyun;Kim, Byung-Sung
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.24 no.4
    • /
    • pp.403-409
    • /
    • 2013
  • In this work, a CMOS two stage differential power amplifier which includes Marchand balun, transformer and injection-locked buffer is presented. The power amplifier is targeted for 70 GHz frequency band and fabricated using 65 nm technology. The measurement results show 8.5 dB maximum voltage gain at 71.3 GHz and 7.3 GHz 3 dB bandwidth. The measured maximum output power is 8.2 dBm, input $P_{1dB}$ is -2.8 dBm, output $P_{1dB}$ is 4.6 dBm and maximum power added efficiency is 4.9 %. The power amplifier consumes 102 mW DC power from 1.2 V supply voltage.

Efficiency Measurement of a Receiver for 5.8GHz Microwave Smartphone Charging (5.8GHz 마이크로파 스마트폰 충전을 위한 수신기의 효율측정)

  • Lee, Seong Hun;Son, Myung Sik
    • Journal of the Semiconductor & Display Technology
    • /
    • v.15 no.4
    • /
    • pp.22-26
    • /
    • 2016
  • In this paper, we measured the efficiency of the receiver for 5.8GHz Microwave Smartphone Charging. We have designed and fabricated 1W and 2W power amplifier, respectively. A 1W power amplifier used a TC3531 power device of TRANSCOM Inc. In addition, a 2W power amplifier using the two TC3531 devices was constructed with divider and combiner. We used the Wilkinson divider theory for divider and combiner. The voltage was measured using the 1W and 2W power amplifier and integrated receivers to the distance of 50cm.

1.9-GHz CMOS Power Amplifier using Adaptive Biasing Technique at AC Ground

  • Kang, Inseong;Yoo, Jinho;Park, Changkun
    • Journal of information and communication convergence engineering
    • /
    • v.17 no.4
    • /
    • pp.285-289
    • /
    • 2019
  • A 1.9-GHz linear CMOS power amplifier is presented. An adaptive bias circuit (ABC) that utilizes an AC ground to detect the power level of the input signal is proposed to enhance the linearity and efficiency of the power amplifier. The ABC utilizes the second harmonic component as the input to mitigate the distortion of the fundamental signal. The input power level of the ABC was detected at the AC ground located at the VDD node of the power amplifier. The output of the ABC was fed into the inputs of the power stage. The input signal distortion was mitigated by detecting the input power level at the AC ground. The power amplifier was designed using a 180 nm RFCMOS process to evaluate the feasibility of the application of the proposed ABC in the power amplifier. The measured output power and power-added efficiency were improved by 1.7 dB and 2.9%, respectively.

Design of a 24 GHz Power Amplifier Using 65-nm CMOS Technology (65-nm CMOS 공정을 이용한 24 GHz 전력증폭기 설계)

  • Seo, Dong-In;Kim, Jun-Seong;Cui, Chenglin;Kim, Byung-Sung
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.27 no.10
    • /
    • pp.941-944
    • /
    • 2016
  • This paper proposes 24 GHz power amplifier for automotive collision avoidance and surveillance short range radar using Samsung 65-nm CMOS process. The proposed circuit has a 2-stage differential power amplifier which includes common source structure and transformer for single to differential conversion, impedance matching, and power combining. The measurement results show 15.5 dB maximum voltage gain and 3.6 GHz 3 dB bandwidth. The measured maximum output power is 13.1 dBm, input $P1_{dB}$ is -4.72 dBm, output $P1_{dB}$ is 9.78 dBm, and maximum power efficiency is 17.7 %. The power amplifier consumes 74 mW DC power from 1.2 V supply voltage.

V-Band Power Amplifier MMIC with Excellent Gain-Flatness (광대역의 우수한 이득평탄도를 갖는 V-밴드 전력증폭기 MMIC)

  • Chang, Woo-Jin;Ji, Hong-Gu;Lim, Jong-Won;Ahn, Ho-Kyun;Kim, Hae-Cheon;Oh, Seung-Hyueb
    • Proceedings of the IEEK Conference
    • /
    • 2006.06a
    • /
    • pp.623-624
    • /
    • 2006
  • In this paper, we introduce the design and fabrication of V-band power amplifier MMIC with excellent gain-flatness for IEEE 802.15.3c WPAN system. The V-band power amplifier was designed using ETRI' $0.12{\mu}m$ PHEMT process. The PHEMT shows a peak transconductance ($G_{m,peak}$) of 500 mS/mm, a threshold voltage of -1.2 V, and a drain saturation current of 49 mA for 2 fingers and $100{\mu}m$ total gate width (2f100) at $V_{ds}$=2 V. The RF characteristics of the PHEMT show a cutoff frequency, $f_T$, of 97 GHz, and a maximum oscillation frequency, $f_{max}$, of 166 GHz. The gains of the each stages of the amplifier were modified to have broadband characteristics of input/output matching for first and fourth stages and get more gains of edge regions of operating frequency range for second and third stages in order to make the gain-flatness of the amplifier excellently for wide band. The performances of the fabricated 60 GHz power amplifier MMIC are operating frequency of $56.25{\sim}62.25\;GHz$, bandwidth of 6 GHz, small signal gain ($S_{21}$) of $16.5{\sim}17.2\;dB$, gain flatness of 0.7 dB, an input reflection coefficient ($S_{11}$) of $-16{\sim}-9\;dB$, output reflection coefficient ($S_{22}$) of $-16{\sim}-4\;dB$ and output power ($P_{out}$) of 13 dBm. The chip size of the amplifier MMIC was $3.7{\times}1.4mm^2$.

  • PDF

Design of 2.5V-2.4GHz CMOS Power Amplifier (2.5V-2.4GHz CMOS 전력 증폭기의 설계)

  • Jang, Dae-Seok;Hwang, Young-Sik;Jung, Woong
    • Proceedings of the IEEK Conference
    • /
    • 2000.06e
    • /
    • pp.195-198
    • /
    • 2000
  • A CMOS power amplifier for wireless home networks is designed using 0.2sum 1-poly 5-metal standard CMOS technology and simulation results are presented. The power amplifier provides maximum output power of 16.5dBm to a 50-Ohm load at 2.450Hz and dissipates 220mW of dc power from a single 2.5-V supply. The designed CMOS power amplifier has power control range of 20dB and an overall power-added efficiency of 17%

  • PDF

A Study on Wideband Linear Power Amplifier Considering Delay Characteristics (Delay 특성을 고려한 광대역 선형 전력 증폭기에 관한 연구)

  • 김영훈;양승인
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.12 no.1
    • /
    • pp.37-43
    • /
    • 2001
  • In this paper, we designed a linear power amplifier considering its delay characteristics fur wideband operation. The power amplifier has the gain of 37 dB and is designed in 3-stage typ with 1W output power. The error amplifier has the gain of 55 dB and is designed in 4-stage typ. And directional coupler and power divider are designed. Vector modulator is used to adjust magnitude and phase of signal. A linear power amplifier, that is assembled with each modules, is designed considering the delay characteristics for 2.11~2.2 GHz. Its C/I3 ratio has been improved by B5 dB for bandwidth of 30 MHz.

  • PDF

Design of a W-Band Power Amplifier Using 65 nm CMOS Technology (65 nm CMOS 공정을 이용한 W-대역 전력증폭기 설계)

  • Kim, Jun-Seong;Kwon, Oh-yun;Song, Reem;Kim, Byung-Sung
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.27 no.3
    • /
    • pp.330-333
    • /
    • 2016
  • In this paper, we propose 77 GHz power amplifier for long range automotive collision avoidance radar using 65 nm CMOS process. The proposed circuit has a 3-stage single power amplifier which includes common source structure and transformer. The measurement results show 18.7 dB maximum voltage gain at 13 GHz 3 dB bandwidth. The measured maximum output power is 10.2 dBm, input $P_{1dB}$ is -12 dBm, output $P_{1dB}$ is 5.7 dBm, and maximum power add efficiency is 7.2 %. The power amplifier consumes 140.4 mW DC power from 1.2 V supply voltage.