• 제목/요약/키워드: voltage converter

검색결과 3,993건 처리시간 0.028초

非定常 熱線法 에 의한 流體 의 熱傳達率 測定 (Measurement of thermal conductivity of fluid by unsteady hot wire method)

  • 고상근;양상식;노승탁
    • 대한기계학회논문집
    • /
    • 제8권2호
    • /
    • pp.154-161
    • /
    • 1984
  • 본 연구에서는 고정밀 아날로그-디지탈 변환기와 마이크로 프로세서(micropr- ocessor) Intel 8085를 사용하여 비정상 아날로그(analog)신호를 왜곡이 없이 디지탈 량으로 직접 변환하여 자료처리하였다. 또한 비정상 열선법은 열선에 전류를 가하여 열선이 열원이며 동시에 온도계의 두 가지 역할을 하므로, 전기전도성이 있는 액체는 적합하지 못한 단점이 있다. 이를 해결하기 위하여 열선에 얇은 절록피복층을 입혀 전기전도성 액체의 열전도율을 측정할 수 있는 가능성에 대한 연구를 시도하였다.

고속 통신용 CMOS 4.5 Gb/s 인터페이스 회로 구현 (Implementation of CMOS 4.5 Gb/s interface circuit for High Speed Communication)

  • 김태상;김정범
    • 전기전자학회논문지
    • /
    • 제10권2호통권19호
    • /
    • pp.128-133
    • /
    • 2006
  • 본 논문에서는 고속 통신용 인터페이스 회로를 RMVL(redundant multi-valued logic)을 이용하여 CMOS 회로로 설계하였다 설계한 1:4 디멀티플렉서 (demuitiplexer, serial-parallel convertor)는 직렬 데이터를 병렬 redundant 다치 데이터로 변환하는 부호화 회로와 redundant 다치 데이터를 병렬 이진 데이터로 변환하는 복호화 회로로 구성된다. 이 회로는 0.35um 표준 CMOS 공정을 이용하여 구현하였으며, 기존의 이진 논리회로보다 고속 동작을 한다. 이 회로는 3.3V의 공급전원에서 4.5Gb/s 이상의 동작속도와 53mW의 전력소모를 가지며, 동작속도는 0.35um 공정이 가지는 최대 주파수에 의해 제한된다. 설계한 회로가 높은 동작 주파수를 가지는 미세공정상에서 사용될 경우 100b/s 이상의 고속 통신용 인터페이스 구현이 가능하다.

  • PDF

단상 PVPCS 출력 전류의 리플 개선을 위한 노치 필터 및 피드 포워드 제어기 설계 (The Feed-forward Controller and Notch Filter Design of Single-Phase Photovoltaic Power Conditioning System for Current Ripple Mitigation)

  • 김승민;양승대;최주엽;최익;이영권
    • 한국태양에너지학회:학술대회논문집
    • /
    • 한국태양에너지학회 2012년도 춘계학술발표대회 논문집
    • /
    • pp.325-330
    • /
    • 2012
  • A single-phase PVPCS(photovoltaic power conditioning system) that contains a single phase dc-ac inverter tends to draw an ac ripple current at twice the out frequency. Such a ripple current may shorten passive elements life span and worsen output current THD. As a result, it may reduce the efficiency of the whole PVPCS system. In this paper, the ripple current propagation is analyzed, and two methods to reduce the ripple current are proposed. Firslyt, this paper presents notch filter with IP voltage controller to reject specific current ripple in single-phase PVPCS. The notch filter can be designed that suppress just only specific frequency component and no phase delay. The proposed notch filter can suppress output command signal in the ripple bandwidth for reducing output current THD. Secondly, for reducing specific current ripple, the other method is feed-forward compensation to incorporate a current control loop in the dc-dc converter. The proposed notch filter and feed-forward compensation method have been verified with computer simulation and simulation results obtained demonstrate the validity of the proposed control scheme.

  • PDF

Extended SBM 공정을 이용하여 단일 실리콘 기판상에 제작된 새로운 z 축 가속도계 (A Novel z-axis Accelerometer Fabricated on a Single Silicon Substrate Using the Extended SBM Process)

  • 고형호;김종팔;박상준;곽동훈;송태용;조동일;허건수;박장현
    • 센서학회지
    • /
    • 제13권2호
    • /
    • pp.101-109
    • /
    • 2004
  • This paper presents a novel z-axis accelerometer with perfectly aligned vertical combs fabricated using the extended sacrificial bulk micromachining (extended SBM) process. The z-axis accelerometer is fabricated using only one (111) SOI wafer and two photo masks without wafer bonding or CMP processes as used by other research efforts that involve vertical combs. In our process, there is no misalignment in lateral gap between the upper and lower comb electrodes, because all critical dimensions including lateral gaps are defined using only one mask. The fabricated accelerometer has the structure thickness of $30{\mu}m$, the vertical offset of $12{\mu}m$, and lateral gap between electrodes of $4{\mu}m$. Torsional springs and asymmetric proof mass produce a vertical displacement when an external z-axis acceleration is applied, and capacitance change due to the vertical displacement of the comb is detected by charge-to-voltage converter. The signal-to-noise ratio of the modulated and demodulated output signal is 80 dB and 76.5 dB, respectively. The noise equivalent input acceleration resolution of the modulated and demodulated output signal is calculated to be $500{\mu}g$ and $748{\mu}g$. The scale factor and linearity of the accelerometer are measured to be 1.1 mV/g and 1.18% FSO, respectively.

VHDL을 이용한 PWM 컨버터의 구현 (Embodiment of PWM converter by using the VHDL)

  • 백공현;주형준;이효성;임용곤;이흥호
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2002년도 추계학술대회 논문집 전기기기 및 에너지변환시스템부문
    • /
    • pp.197-199
    • /
    • 2002
  • The invention of VHDL(Very High Speed Integrated Circuit Hardware Description Language), Technical language of Hardware, is a kind of turning point in digital circuit designing, which is being more and more complicated and integrated. Because of its excellency in expression ability of hardware, VHDL is not only used in designing Hardware but also in simulation for verification, and in exchange and conservation, composition of the data of designs, and in many other ways. Especially, It is very important that VHDL is a Technical language of Hardware standardized by IEEE, intenational body with an authority. The biggest problem in modern circuit designing can be pointed out in two way. One is a problem how to process the rapidly being complicated circuit complexity. The other is minimizing the period of designing and manufacturing to survive in a cutthroat competition. To promote the use of VHDL, more than a simple use of simulation by VHDL, it is requested to use VHDL in composing logical circuit with chip manufacturing. And, by developing the quality of designing technique, it can contribute for development in domestic industry related to ASIC designing. In this paper in designing SMPS(Switching mode power supply), programming PWM by VHDL, it can print static voltage by the variable load, connect computer to chip with byteblaster, and download in Max(EPM7064SLCS4 - 5)chip of ALTER. To achieve this, it is supposed to use VHDL in modeling, simulating, compositing logic and product of the FPGA chip. Despite its limit in size and operating speed caused by the specific property of FPGA chip, it can be said that this method should be introduced more aggressively because of its prompt realization after designing.

  • PDF

선형성이 우수한 GaAs MESFET 저항성 혼합기 설계 (The Desing of GaAs MESFET Resistive Mixer with High Linearity)

  • 이상호;김준수;황충선;박익모;나극환;신철재
    • 한국전자파학회논문지
    • /
    • 제10권2호
    • /
    • pp.169-179
    • /
    • 1999
  • 본 논문에서는 선형성이 우수한 MIC형태의 GaAs MESFET 저항성 혼합기를 설계하였다. 설계된 저항성 혼합기는 채널저항을 이용하기 위해 게이트단에만 바이어스 전압을 인가하였으며 LO 신호를 게이트단에 입 력시키고 드레인단에는 LO- RF간의 적절한 격리도를 얻기 위하여 삽입된 7 -jXlle hairpin 대역통과 여파기를 통하여 RF 신호를 가하여서 소오스단에서 단락회로와 저역통과 여파기를 통해 IF 신호를 얻는 것이다 .. LO 신호와 RF 신호에 대한 간략화된 등가회로를 추출하여 변환손실을 계산하였으며 하모닉 발란스 해석의 결과 와 비교하였다. 제작된 S-band 수신용 혼합기의 변환손실은 7 -jXlle hairpin 대역통과 여파기의 3.0-3.4 dB 정 도의 삽입손실을 고려하여 8.2 -10.5 dB로 얻을 수 있었고, 왜곡 특성에서 IP3in는 26.5 dBm의 선형적인 특 성을 Vg=-0.85~-1.0 V에서 얻을 수 있었다.

  • PDF

유기전압비를 이용한 디지털형 변압기 보호계전기 개발 및 성능시험에 관한 연구 (A Study on The Development and Function Test of Digital Transformer Protection Relay Using The Induced Voltage)

  • 정성교;이재경;김한도;최대길;강용철;강상희
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2001년도 추계학술대회 논문집 전력기술부문
    • /
    • pp.216-218
    • /
    • 2001
  • The transformer role is very important in power system operation and control; also its price is very expensive. Therefore many kinds of the efforts for transformer protection have been executed. So for as, current differential relay(87) has been mainly used for transformer protection. But current differential relaying method has several troubles as followings. Differential current can be occurred by transformers inrush current between winding1 and winding2 of transformer when transformer is initially energized. Also harmonic restrained element used in current differential relaying method is one of the causes of relays mal-operation because recently harmonics in power system gradually increase by power switching devices(SVC, FACTS, DSC, etc). Therefore many kinds of effort have been executed to solve the trouble of current differential relay and one of them is method using ratio of increment of flux linkages(RIFL) of the primary and secondary windings. This paper introduces a novel protective relay for power transformers using RIFL of the primary and secondary windings. Novel protective relay successfully discriminates between transformer internal faults and normal operation conditions including inrush and this paper includes real time test results using RTDS(Real Time Digital Simulator) for novel protective relay. A novel protective relay was designed using the TMS320C32 digital signal processor and consisted of DSP module. A/D converter module, DI/DO module, MMI interface module and LCD display module and developed by Xelpower co., Ltd.

  • PDF

Superconducting Magnet Power Supply System for the KSTAR 2nd Plasma Experiment and Operation

  • Choi, Jae-Hoon;Lee, Dong-Keun;Kim, Chang-Hwan;Jin, Jong-Kook;Han, Sang-Hee;Kong, Jong-Dae;Hong, Seong-Lok;Kim, Yang-Su;Kwon, Myeun;Ahn, Hyun-Sik;Jang, Gye-Yong;Yun, Min-Seong;Seong, Dae-Kyung;Shin, Hyun-Seok
    • Journal of Electrical Engineering and Technology
    • /
    • 제8권2호
    • /
    • pp.326-330
    • /
    • 2013
  • The Korea Superconducting Tokamak Advanced Research (KSTAR) device is an advanced superconducting tokamak to establish scientific and technological bases for attractive fusion reactor. This device requires 3.5 Tesla of toroidal field (TF) for plasma confinement, and requires a strong poloidal flux swing to generate an inductive voltage to produce and sustain the tokamak plasma. KSTAR was originally designed to have 16 serially connected TF magnets for which the nominal current rating is 35.2 kA. KSTAR also has 7 pairs of poloidal field (PF) coils that are driven to 1 MA/sec for generation of the tokamak plasma according to the operation scenarios. The KSTAR Magnet Power Supply (MPS) was dedicated to the superconducting (SC) coil commissioning and $2^{nd}$ plasma experiment as a part of the system commissioning. This paper will describe key features of KSTAR MPS for the $2^{nd}$ plasma experiment, and will also report the engineering and commissioning results of the magnet power supplies.

응답 시간을 향상 시킨 외부 커패시터가 없는 Low-Dropout 레귤레이터 회로 (A Capacitorless Low-Dropout Regulator With Enhanced Response Time)

  • 여재진;노정진
    • 전기전자학회논문지
    • /
    • 제19권4호
    • /
    • pp.506-513
    • /
    • 2015
  • 본 논문에서는 외부 커패시터가 없는 low-dropout (LDO) 레귤레이터를 설계하였으며, 대기 전류는 $4.5{\mu}A$ 이다. 제안하는 LDO 레귤레이터는 정밀한 로드 레귤레이션과 빠른 응답 속도를 만족하기 위해 두 개의 증폭기를 사용 하였고, 높은 이득을 갖는 증폭기와 빠른 속도 및 높은 슬루율을 가지는 증폭기로 구성 되어 있다. 이와 함께 패스 트랜지스터의 게이트에 존재하는 큰 기생 커패시터에 전류를 빠르게 충 방전시키기 위해, 전류 부스팅 회로를 추가하였다. 이를 통해 부하 전류 변화 시 응답 시간을 향상 시키게 된다. 설계된 회로는 $0.11-{\mu}m$ CMOS 공정으로 제작되었다. 최대 200mA 의 부하 전류를 구동할 수 있으며, 출력 전압 변동은 260mV, 회복 시간은 $0.8{\mu}s$ 을 측정하였다.

Design and Realization of a Digital PV Simulator with a Push-Pull Forward Circuit

  • Zhang, Jike;Wang, Shengtie;Wang, Zhihe;Tian, Lixin
    • Journal of Power Electronics
    • /
    • 제14권3호
    • /
    • pp.444-457
    • /
    • 2014
  • This paper presents the design and realization of a digital PV simulator with a Push-Pull Forward (PPF) circuit based on the principle of modular hardware and configurable software. A PPF circuit is chosen as the main circuit to restrain the magnetic biasing of the core for a DC-DC converter and to reduce the spike of the turn-off voltage across every switch. Control and I/O interface based on a personal computer (PC) and multifunction data acquisition card, can conveniently achieve the data acquisition and configuration of the control algorithm and interface due to the abundant software resources of computers. In addition, the control program developed in Matlab/Simulink can conveniently construct and adjust both the models and parameters. It can also run in real-time under the external mode of Simulink by loading the modules of the Real-Time Windows Target. The mathematic models of the Push-Pull Forward circuit and the digital PV simulator are established in this paper by the state-space averaging method. The pole-zero cancellation technique is employed and then its controller parameters are systematically designed based on the performance analysis of the root loci of the closed current loop with $k_i$ and $R_L$ as variables. A fuzzy PI controller based on the Takagi-Sugeno fuzzy model is applied to regulate the controller parameters self-adaptively according to the change of $R_L$ and the operating point of the PV simulator to match the controller parameters with $R_L$. The stationary and dynamic performances of the PV simulator are tested by experiments, and the experimental results show that the PV simulator has the merits of a wide effective working range, high steady-state accuracy and good dynamic performances.