• 제목/요약/키워드: time clock

검색결과 821건 처리시간 0.024초

기표의 구현과 수학적 이해: 경과시간을 중심으로 (Realization of signifiers and mathematics understanding: Focused on the elapsed time)

  • 한채린
    • 한국수학교육학회지시리즈A:수학교육
    • /
    • 제60권3호
    • /
    • pp.249-264
    • /
    • 2021
  • 이 연구는 사회문화적인 관점에서 경과시간이라는 수학적 대상을 구현하는 기표를 통해 학생들의 경과시간 이해를 탐색하였다. 연구 결과, 학생들은 주어진 기표에 따라 차별화된 방식으로 경과시간 과제를 수행하고 있음이 확인되었고, 개별적으로 구성된 학생들의 경과시간 구현 기표 수형도는 이들이 특히 아날로그 시계 기표에서 경험하는 차별화된 과제 수행을 설명해주었다.

클락 오프셋 추정 방식을 이용한 TWR WPAN 측위 시스템 (A Two-Way Ranging WPAN Location System with Clock Offset Estimation)

  • 박지원;임정민;이규진;성태경
    • 제어로봇시스템학회논문지
    • /
    • 제19권2호
    • /
    • pp.125-130
    • /
    • 2013
  • Compared to OWR (One-Way Ranging) method that requires precise network time synchronization, TWR (Two-Way Ranging) method has advantages in building an indoor WPAN (Wireless Personal Area Network) location system with lower cost. However, clock offsets of nodes in WPAN system should be eliminated or compensated to improve location accuracy of the TWR method. Because conventional clock offset elimination methods requires multiple TWR transactions to reduce clock offset, they produce network traffic burden instead. This paper presents a clock offset estimation method that can reduce clock offset error with a single TWR transaction. After relative clock offsets of sensor nodes are estimated, clock offsets of mobile tags are estimated using a single TWR communication. Simulation results show that location accuracy of the proposed method is almost similar to the conventional clock offset elimination method, while its network traffic is about a half of the conventional method.

A 40 Gb/s Clock and Data Recovery Module with Improved Phase-Locked Loop Circuits

  • Park, Hyun;Kim, Kang-Wook;Lim, Sang-Kyu;Ko, Je-Soo
    • ETRI Journal
    • /
    • 제30권2호
    • /
    • pp.275-281
    • /
    • 2008
  • A 40 Gb/s clock and data recovery (CDR) module for a fiber-optic receiver with improved phase-locked loop (PLL) circuits has been successfully implemented. The PLL of the CDR module employs an improved D-type flip-flop frequency acquisition circuit, which helps to stabilize the CDR performance, to obtain faster frequency acquisition, and to reduce the time of recovering the lock state in the event of losing the lock state. The measured RMS jitter of the clock signal recovered from 40 Gb/s pseudo-random binary sequence ($2^{31}-1$) data by the improved PLL clock recovery module is 210 fs. The CDR module also integrates a 40 Gb/s D-FF decision circuit, demonstrating that it can produce clean retimed data using the recovered clock.

  • PDF

A Study on the Operation Mechanism of Ongnu, the Astronomical Clock in Sejong Era

  • Kim, Sang-Hyuk;Lee, Yong-Sam;Lee, Min-Soo
    • Journal of Astronomy and Space Sciences
    • /
    • 제28권1호
    • /
    • pp.79-91
    • /
    • 2011
  • Ongnu (Jade Clepsydra; also called Heumgyeonggaknu) is a water clock was made by Jang Yeong-sil in 1438. It is not only an automatic water clock that makes the sound at every hour on the hour by striking bell, drum and gong, but also an astronomical clock that shows the sun's movement over time. Ongnu's power mechanism used is a water-hammering method applied to automatic time-signal device. The appearance of Ongnu is modeled by Gasan (pasted-paper imitation mountain) and Binpungdo (landscape of farming work scene) is drawn at the foot of the mountain. The structure of Ongnu is divided into the top of the mountain, the foot of the mountain and the flatland. There located are sun-movement device, Ongnyeo (jade female immortal; I) and Four gods (shaped of animal-like immortals) at the top of the mountain, Sasin (jack hour) and Musa (warrior) at the foot of the mountain, and Twelve gods, Ongnyeo (II) and Gwanin on the flatland. In this study, we clearly and systematically understood the time-announcing mechanism of each puppet. Also, we showed the working mechanism of the sun-movement device. Finally, we completely established the 3D model of Ongnu based on this study.

GPS를 이용한 정밀 동기 클록 발생기 설계 (Design of The Precise Synchronized Clock Generator using GPS)

  • 김찬모;조용범
    • 대한전자공학회논문지SD
    • /
    • 제38권6호
    • /
    • pp.446-455
    • /
    • 2001
  • 본 논문은 GPS 수신기를 이용한 정밀 동기 클록 발생기의 PLD 구현에 관한 것이다. GPS 수신기에서는 동기화 된 IPPS 신호를 발생하는데, 이를 이용하여 시각동기와 클록 보정 등을 행할 수 있다. 본 연구에서는 저가격의 오실레이터로부터 높은 정확도의 클록을 발생시킬 수 있는 DPLL 구조의 정밀 동기 클록 발생기를 ALTERA FLEX EPM6016TC144-3 PLD를 이용하여 구현하였다. 이를 이용하여 GPS 수신기를 함께 이용하여 높은 정밀도를 가지며 동기화 된 1MHz 클록을 발생시키는 하드웨어를 설계하고 구현한다.

  • PDF

위성시각을 매개로한 신 개념의 망동기시스템 (A New Conceptual Network Synchronization System using Satellite time as an Intermediation parameter)

  • 김영범;권택용;박병철;김종현
    • 정보통신설비학회논문지
    • /
    • 제3권2호
    • /
    • pp.11-17
    • /
    • 2004
  • In this paper we propose a new conceptual system for a network clock in which all node clocks are simultaneously synchronized to the national standard by intermediation parameter of satellite time. Experiments have shown the possibility of its adoption by real networks. The new proposed method has various structural benefits, in particular all node clocks can be kept at the same hierarchical quality in contrast to the existing method. The measurement results show that the accuracy of the experimental slave clock system can be kept within a few parts In 1012 and the MTIE (Maximum Time Interval Error) sufficiently meets ITU-T G.811 for the primary reference clock. A prototype system with fully automatic operational functions has been realized at present and is expected to be directly used for communication network synchronization in the near future.

  • PDF

Method of Clock Noise Generation Corresponding to Clock Specification

  • Lee, Young Kyu;Yang, Sung Hoon;Lee, Chang Bok;Kim, Sanhae;Song, Kyu-Ha;Lee, Wonjin;Ko, Jae Heon
    • Journal of Positioning, Navigation, and Timing
    • /
    • 제5권3호
    • /
    • pp.157-163
    • /
    • 2016
  • Clocks for time synchronization using radio signals such as global navigation satellite system (GNSS) may lose reference signals by intentional or unintentional jamming. This is called as holdover. When holdover occurs, a clock goes into free run in which synchronization performance is degraded considerably. In order to maintain the required precise time synchronization during holdover, accurate estimation on main parameters such as frequency offset and frequency drift is needed. It is necessary to implement an optimum filter through various simulation tests by creating clock noise in accordance with given specifications in order to estimate the main parameters accurately. In this paper, a method that creates clock noise in accordance with given specifications is described.

개선된 자동 주파수 보정회로를 이용한 광대역 클록 발생기 설계 (A Wideband Clock Generator Design using Improved Automatic Frequency Calibration Circuit)

  • 정상훈;유남희;조성익
    • 전기학회논문지
    • /
    • 제60권2호
    • /
    • pp.451-454
    • /
    • 2011
  • In this paper, a wideband clock generator using novel Automatic frequency calibration(AFC) scheme is proposed. Wideband clock generator using AFC has the advantage of small VCO gain and wide frequency band. The conventional AFC compares whether the feedback frequency is faster or slower then the reference frequency. However, the proposed AFC can detect frequency difference between reference frequency with feedback frequency. So it can be reduced an operation time than conventional methods AFC. Conventional AFC goes to the initial code if the frequency step changed. This AFC, on the other hand, can a prior state code so it can approach a fast operation. In simulation results, the proposed clock generator is designed for DisplayPort using the CMOS ring-VCO. The VCO tuning range is 350MHz, and a VCO frequency is 270MHz. The lock time of clock generator is less then 3us at input reference frequency, 67.5MHz. The phase noise is -109dBC/Hz at 1MHz offset from the center frequency. and power consumption is 10.1mW at 1.8V supply and layout area is $0.384mm^2$.

CAN 시간동기를 이용한 복수 전동기 동기제어 (Synchronization Control of Multiple Motors using CAN Clock Synchronization)

  • ;서영수
    • 제어로봇시스템학회논문지
    • /
    • 제14권7호
    • /
    • pp.624-628
    • /
    • 2008
  • This paper is concerned with multiple motor control using a distributed network control method. Speed and position of multiple motors are synchronized using clock synchronized distributed controllers. CAN (controller area network) is used and a new clock synchronization algorithm is proposed and implemented. To verify the proposed control algorithm, two disks which are attached on two motor shafts are controlled to rotate at the same speed and phase angle with the same time base using network clocks.

무선 임베디드 환경에서의 시간 동기화 (Clock Synchronization in Wireless Embedded Applications)

  • 노진홍;홍영식
    • 한국정보과학회논문지:정보통신
    • /
    • 제32권6호
    • /
    • pp.668-675
    • /
    • 2005
  • 최근 무선 통신의 발달과 함께 임베디드 시스템의 성능 향상 및 보급률 증가로 기존의 분산 시스템 환경에 무선 임베디드 시스템들이 포함되기 시작하였다. 분산 시스템을 구성하늘 요소들 간의 동기화, 순서화, 그리고 일관성 유지를 위하여 시간 동기화는 반드시 필요하고, 지난 20여 년간 분산 시스템에서의 시간 동기화에 관한 많은 연구가 이루어져 왔다. 하지만 무선 임베디드 시스템에서의 시간 동기화는 메시지 지연과 손실이 많다는 점과 풍부하지 않은 시스템 자원을 고려해야 하므로, 기존 유선 환경에서 사용되었던 시간 동기화 알고리즘을 그대로 적용하기에는 어려운 점이 많다. 이에 본 논문에서는 IEEE 802.11 표준을 확장하여 무선 임베디드 환경에 적합한 시간 동기화 방법을 제안한다. 제안된 방법은 브로드캐스트 통신의 특성을 활용하여 무선 임베디드 환경에서의 제약 조건을 완화함으로써 높은 정확성을 제공하면서 메시지 손실을 감내하여 연속적인 시간 동기화를 제공할 수 있다. 이를 위해 마스터/슬레이브 방식의 구조에서 마스터는 시간 동기화를 위한 시간 정보를 브로드캐스트하고, 슬레이브는 편차와 편차율을 계산하여 마스터의 시간을 추정하고 동기화된 시간인 가상 시간을 계산하였다. 실험을 통해 제안된 시간 동기화 알고리즘을 사용하는 경우 200${\mu}s$ 정도의 표준 편차 범위로 동기화할 수 있음을 보였다.