• 제목/요약/키워드: polycide

검색결과 43건 처리시간 0.024초

텅스텐 폴리사이드 전극에 따른 게이트 산화막의 내압 특성 (Breakdown characteristics of gate oxide with tungsten polycide electrode)

  • 정회환;이종현;정관수
    • 전자공학회논문지A
    • /
    • 제33A권12호
    • /
    • pp.77-82
    • /
    • 1996
  • The breakdown characteristics of metal-oxide-semiconductor(MOS) capacitors fabricated by Al, polysilicon, and tungsten polycide gate electrodes onto gate oxide was evaluated by time zero dielectric breakdwon (TZDB). The average breakdown field of the gate oxide with tungsten polycide electride was lower than that of the polysilicon electrode. The B model (1~8MV/cm) failure of the gate oxide with tungsten polycide electrode was increased with increasing annealing temperature in the dry $O_{2}$ ambient. This is attributed ot fluorine and tungsten diffusion from thungsten silicide film into the gate oxide, and stress increase of tungsten polcide after annealing treatment.

  • PDF

SADS(Siliide As Diffusion Source)법으로 형성한 코발트 폴리사이트 게이트의 C-V특성 (C-V Characteristics of Cobalt Polycide Gate formed by the SADS(Silicide As Diffusion Source) Method)

  • 정연실;배규식
    • 한국전기전자재료학회논문지
    • /
    • 제13권7호
    • /
    • pp.557-562
    • /
    • 2000
  • 160nm thick amorphous Si and polycrystalline Si were each deposited on to 10nm thick SiO$_2$, Co monolayer and Co/Ti bilayer were sequentially evaporated to form Co-polycide. Then MOS capacitors were fabricated by BF$_2$ ion-implantation. The characteristics of the fabricated capacitor samples depending upon the drive-in annel conductions were measured to study the effects of thermal stability of CoSi$_2$and dopant redistribution on electrical properties of Co-polycide gates. Results for capacitors using Co/Ti bilayer and drive-in annealed at 80$0^{\circ}C$ for 20~40sec. showed excellent C-V characteristics of gate electrode.

  • PDF

게이트 물질을 달리한 MOS소자의 플라즈마 피해에 대한 신뢰도 특성 분석 (The Evaluation for Reliability Characteristics of MOS Devices with Different Gate Materials by Plasma Etching Process)

  • 윤재석
    • 한국정보통신학회논문지
    • /
    • 제4권2호
    • /
    • pp.297-305
    • /
    • 2000
  • 본 논문에서는 다양한 안테나 면적을 가지는 다결정실리콘(poly-Si) 및 폴리사이드(polycide) 게이트 물질을 게이트로 갖는 커패시터 및 n/p-MOS 트랜지스터를 사용하여 AAR(Antenna Area Ratio)의 크기에 따른 플라즈마 피해를 측정 및 분석하였다. 플라즈마 공정에 대한 신뢰도 특성을 조사하기 위해, MOS 소자의 게이트 물질을 달리하여 플라즈마 공정에 대한 초기 특성 및 F-N 스트레스와 hot carrier 스트레스 인가시의 n/p-MOSFET의 열화 특성을 측정한 결과 금속 AR에 의하여 플라즈마 공정의 영향을 받는 것으로 관찰되었다. 폴리사이드 게이트 구조가 다결정실리콘 게이트 구조보다 AAR에 따른 정전류 스트레스 인가시의 TDDB(Time Dependent Dielectric Breakdown)및 게이트 전압의 변화 등과 같은 신뢰성 특성에서 상당히 개선됨을 알 수 있었다. 이는 텅스텐 폴리사이드 형성 공정 중에 불소가 게이트 산화막에 함유되었기 때문인 것으로 설명할 수 있으며, 게이트 물질로 폴리사이드를 사용한 소자에서 플라즈마 영향을 줄일 수 있다는 사실이 차세대 MOS 소자의 게이트 박막으로 폴리사이드 게이트 박막을 활용할 수 있는 가능성을 확인하였다.

  • PDF

인이 주입된 poly-Si/SiO$_{2}$/Si 기판에서 텅스텐 실리사이드의 형성에 관한연구 (Stduy on formation of W-silicide in the diped-phosphorus poly-Si/SiO$_{2}$/Si-substrate)

  • 정회환;주병권;오명환;정관수
    • 전자공학회논문지A
    • /
    • 제33A권3호
    • /
    • pp.126-134
    • /
    • 1996
  • Tungsten silicide films were deposited on the phosphorus-doped poly-Si/SiO$_{2}$/Si-substrates by LPCVD (low pressue chemical vapor deposition). The formation and various properties of tungsten silicide processed by furnace annealing in N$_{2}$ ambient were evaluated by using XRD. AFM, 4-point probe and SEM. And the redistribution of phosphorus atoms has been observed by SIMS. The crystal structure of the as-deposited tungsten silicide films were transformed from the hexagonal to the tetragonal structure upon annealing at 550.deg. C. The surface roughness of tungsten polycide films were found to very smoothly upon annelaing at 850.deg. C and low phosphorus concentration in polysilicon layer. The sheet resistance of tungsten polycide low phosphorus concentration in polysilicon layer. The sheet resistance of tungsten polycide films are measured to be 2.4 .ohm./ㅁafter furnace annealing at 1100.deg. C, 30min. It was found that the sheet resistance of tungsten polycide films upon annealing above 1050.deg. C were independant on the phosphorus concentration of polysilicon layer and furnace annealing times. An out-diffusion of phosphorus impurity through tungsten silicide film after annealing in $O_{2}$ ambient revealed a remarkably low content of dopant by oxide capping.

  • PDF

$BF_2$ Dopant가 Titanium Polycide 형성에 미치는 영향 (Effect of $BF_2$ Dopant on the Formation of Ti-Polycide)

  • 최진성;백수현
    • 전자공학회논문지A
    • /
    • 제28A권11호
    • /
    • pp.887-893
    • /
    • 1991
  • To take advantage of Ti-polycide, when it is contacted with both n+ and p+ active area of silicon, the effects of BF$_2$ on the formation of Ti-silicide were investigated with RTA temperature and dopant concentration. The intermediate phase C49 TiSi$_2$ appeared at $650^{\circ}C$ and the stable phase C54 TiSi2 was formed at $700^{\circ}C$. And the formation of Ti-silicide was hindered by BF$_2$ doping and this trend was decreased with increasing temperature. The out-diffusion phenomena of BF$_2$ into Ti silicide were not observed. And significantly, the native oxide was a chief factor preventing the formation of Ti-silicides.

  • PDF

니켈 폴리사이드 게이트의 전기적 특성 (Electrical Properties of Nickel Polycide Gate)

  • 정연실;김시중;김주연;배규식
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 1999년도 추계학술대회 논문집
    • /
    • pp.449-452
    • /
    • 1999
  • NiSi were formed from either Ni monolayer or Ni/Ti bilayer and the SADS method was applied to fabricated PMOSFET with Ni-polycide gate electrodes. PMOSFET made from Ni monolayer showed thermal stability unto 300~40$0^{\circ}C$ for 600sec., and excellent C-V characteristics for long time of drive-in anneal than PMOSFET made from Ni/Ti bilayer. This was attributed to easier decomposition and subsequent Ni diffusion to SiO$_2$ layer, probably due to the presence of Ti unreducing process

  • PDF