• Title/Summary/Keyword: phase locked loop

Search Result 568, Processing Time 0.025 seconds

Performance Improvement of Single-phase PLL Control using State Observer (상태관측기를 이용한 단상 PLL제어의 성능 개선)

  • Hwang, Hee-Hun;Choi, Jong-Woo
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.14 no.2
    • /
    • pp.96-104
    • /
    • 2009
  • This paper proposes a single-phase Phase-locked loop (PLL) of the virtual two phase generator using full-order state observer, which is essential to find phase and frequency of the single-phase source. The conventional methods cannot remove the low-order harmonics included in source voltage, which influencesto whole PLL control system. The proposed algorithm separates fundamental wave from harmonics, and removes harmonics effectively. Therefore it generates only the fundamental wave. As it controls virtual voltage and input voltage together, it decreases steady-state error. From simulation and experimental results, the generated frequency by the proposed PLL which it plans, converges to the actual value, and the steady-state error is much reduced under given harmonic voltages. It is also confirmed that the proposed algorithm removed harmonics effectively and it generates only the fundamental wave.

A 1.8 V 0.18-μm 1 GHz CMOS Fast-Lock Phase-Locked Loop using a Frequency-to-Digital Converter

  • Lee, Kwang-Hun;Jang, Young-Chan
    • Journal of information and communication convergence engineering
    • /
    • v.10 no.2
    • /
    • pp.187-193
    • /
    • 2012
  • A 1 GHz CMOS fast-lock phase-locked loop (PLL) is proposed to support the quick wake-up time of mobile consumer electronic devices. The proposed fast-lock PLL consists of a conventional charge-pump PLL, a frequency-to-digital converter (FDC) to measure the frequency of the input reference clock, and a digital-to-analog converter (DAC) to generate the initial control voltage of a voltage-controlled oscillator (VCO). The initial control voltage of the VCO is driven toward a reference voltage that is determined by the frequency of the input reference clock in the initial mode. For the speedy measurement of the frequency of the reference clock, an FDC with a parallel architecture is proposed, and its architecture is similar to that of a flash analog-to-digital converter. In addition, the frequency-to-voltage converter used in the FDC is designed simply by utilizing current integrators. The circuits for the proposed fast-lock scheme are disabled in the normal operation mode except in the initial mode to reduce the power consumption. The proposed PLL was fabricated by using a 0.18-${\mu}m$ 1-poly 6-metal complementary metal-oxide semiconductor (CMOS) process with a 1.8 V supply. This PLL multiplies the frequency of the reference clock by 10 and generates the four-phase clock. The simulation results show a reduction of up to 40% in the worstcase PLL lock time over the device operating conditions. The root-mean-square (rms) jitter of the proposed PLL was measured as 2.94 ps at 1 GHz. The area and power consumption of the implemented PLL are $400{\times}450{\mu}m^2$ and 6 mW, respectively.

Design of Clock and Data Recovery Circuit for 622Mbps Optical Network (622Mbps급 광 통신망용 버스트모드 클럭/데이터 복원회로 설계)

  • Moon, Sung-Young;Lee, Sung-Chul;Moon, Gyu
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.46 no.2
    • /
    • pp.57-63
    • /
    • 2009
  • In this Paper, a novel 622Mbps burst-mode clock and data recovery (CDR) circuit is proposed for passive optical network (PON) applications. The CDR circuit is composed of CDR(Clock and Data Recovery) block and PLL(Phase Locked Loop) block. Lock dynamics is accomplished on the first data transition and data are sampled in the optimal point. The CDR circuit is realized in 0.35um CMOS process technology. With input pseudo-random bit sequences(PRBS) of $2^7-1$, the simulations show 17ps peak-to-peak retimed data jitter characteristics. The experimental results show that the proposed CDR circuits are operating as expected, recovering an incoming 622Mbps burst-mode input data without errors.

Frequency Synchronization of Three-Phase Grid-Connected Inverters Controlled as Current Supplies

  • Fu, Zhenbin;Feng, Zhihua;Chen, Xi;Zheng, Xinxin;Yin, Jing
    • Journal of Power Electronics
    • /
    • v.18 no.5
    • /
    • pp.1347-1356
    • /
    • 2018
  • In a three-phase system, three-phase AC signals can be translated into two-phase DC signals through a coordinate transformation. Thus, the PI regulator can realize a zero steady-state error for the DC signals. In the control of a three-phase grid-connected inverter, the phase angle of grid is normally detected by a phase-locked loop (PLL) and takes part in a coordinate transformation. A novel control strategy for a three-phase grid-connected inverter with a frequency-locked loop (FLL) based on coordinate transformation is proposed in this paper. The inverter is controlled as a current supply. The grid angle, which takes part in the coordinate transformation, is replaced by a periodic linear changing angle from $-{\pi}$ to ${\pi}$. The changing angle has the same frequency but a different phase than the grid angle. The frequency of the changing angle tracks the grid frequency by the negative feedback of the reactive power, which forms a FLL. The control strategy applies to non-ideal grids and it is a lot simpler than the control strategies with a PLL that are applied to non-ideal grids. The structure of the FLL is established. The principle and advantages of the proposed control strategy are discussed. The theoretical analysis is confirmed by experimental results.

Phase-Locked Loops using Digital Calibration Technique with counter (카운터 기반 디지털 보상 기법을 이용한 위상 고정 루프)

  • Jeong, Chan-Hui;Abdullah, Ammar;Lee, Kwan-Joo;Kim, Hoon-Ki;Kim, Soo-Won
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.60 no.2
    • /
    • pp.320-324
    • /
    • 2011
  • A digital technique is adopted to calibrate the current mismatch of the charge pump (CP) in phase-locked loops. A 2 GHz charge pump PLL (CPPLL) is used to justify the proposed calibration technique. The proposed digital calibration technique is implemented simply using a counter. The proposed calibration technique reduces the calibration time by up to a maximum of 50% compared other with techniques. Also by using a dual-mode CP, good current matching characteristics can be achieved to compensate $0.5{\mu}A$ current mismatch in CP. It was designed in a standard $0.13{\mu}m$ CMOS technology. The maximum calibration time is $33.6{\mu}s$ and the average power is 18.38mW with 1.5V power supply and effective area is $0.1804mm^2$.

A Low Noise Phase Locked Loop with Three Negative Feedback Loops (세 개의 부궤환 루프를 가진 저잡음 위상고정루프)

  • Young-Shig Choi
    • The Journal of Korea Institute of Information, Electronics, and Communication Technology
    • /
    • v.16 no.4
    • /
    • pp.167-172
    • /
    • 2023
  • A low-noise phase-locked loop(PLL) with three negative feedback loops has been proposed. It is not easy to improve noise characteristics with a conventional PLL. The added negative feedback loops reduce the input voltage magnitude of voltage controlled oscillator which determines the jitter characteristics, enabling the improvement of noise characteristics. Simulation results show that the jitter characteristics are improved as a negative feedback loop is added. In the case of power consumption, it slightly rises by about 10%, but jitter characteristics are improved by about two times. The proposed PLL was simulated with Hspice using a 1.8V 180nm CMOS process.

Performance Comparison of Control Design for Unmanned Underwater Vehicle (무인 잠수정의 제어 성능 비교 연구)

  • Joo, Sung-Hyeon;Yang, Seon-Je;Kuc, Tae-Yong;Park, Jong-Koo;Kim, Yong-Serk;Ko, Nak-Yong;Moon, Yong-Seon
    • Journal of Ocean Engineering and Technology
    • /
    • v.32 no.2
    • /
    • pp.131-137
    • /
    • 2018
  • In this paper, we propose an adaptive backstepping controller to control the exact position and orientation of a remotely operated underwater vehicle with parametric model uncertainty. To further improve the angular velocity control precision of each thruster, a phase locked loop (PLL) controller has been added to the backstepping controller. A comparison of two backstepping controllers with and without the PLL control loop has been performed using simulations and experiments. The test results showed that the tracking performance could be improved by using the PLL control loop in the proposed adaptive backstepping controller.

Mechanism Analysis and Stabilization of Three-Phase Grid-Inverter Systems Considering Frequency Coupling

  • Wang, Guoning;Du, Xiong;Shi, Ying;Tai, Heng-Ming;Ji, Yongliang
    • Journal of Power Electronics
    • /
    • v.18 no.3
    • /
    • pp.853-862
    • /
    • 2018
  • Frequency coupling in the phase domain is a recently reported phenomenon for phase locked loop (PLL) based three-phase grid-inverter systems. This paper investigates the mechanism and stabilization method for the frequency coupling to the stability of grid-inverter systems. Self and accompanying admittance models are employed to represent the frequency coupling characteristics of the inverter, and a small signal equivalent circuit of a grid-inverter system is set up to reveal the mechanism of the frequency coupling to the system stability. The analysis reveals that the equivalent inverter admittance is changed due to the frequency coupling of the inverter, and the system stability is affected. In the end, retuning the bandwidth of the phase locked loop is presented to stabilize the three-phase grid-inverter system. Experimental results are given to verify the analysis and the stabilization scheme.

A Robust PLL Technique Based on the Digital Lock-in Amplifier under the Non-Sinusoidal Grid Conditions (디지털 록인앰프를 이용한 비정현 계통하에서 강인한 PLL 방법)

  • Ashraf, Muhammad Noman;Khan, Reyyan Ahmad;Choi, Woojin
    • Proceedings of the KIPE Conference
    • /
    • 2018.11a
    • /
    • pp.104-106
    • /
    • 2018
  • The harmonics and the DC offset in the grid can cause serious synchronization problems for grid connected inverters (GCIs) which leads not able to satisfy the IEEE 519 and p1547 standards in terms of phase and frequency variations. In order to guarantee the smooth and reliable synchronization of GCIs with the grid, Phase Locked Loop (PLL) is the crucial element. Typically, the performance of the PLL is assessed to limit the grid disturbances e.g. grid harmonics, DC Offset and voltage sag etc. To ensure the quality of GCI, the PLL should be precise in estimating the grid amplitude, frequency and phase. Therefore, in this paper a novel Robust PLL technique called Digital Lock-in Amplifier (DLA) PLL is proposed. The proposed PLL estimate the frequency variations and phase errors accurately even in the highly distorted grid voltage conditions like grid voltage harmonics, DC offsets and grid voltage sag. To verify the performance of proposed method, it is compared with other six conventional used PLLs (CCF PLL, SOGI PLL, SOGI LPF PLL, APF PLL, dqDSC PLL, MAF PLL). The comparison is done by simulations on MATLAB Simulink. Finally, the experimental results are verified with Single Phase GCI Prototype.

  • PDF

A 54-GHz Injection-Locked Frequency Divider Based on 0.13-㎛ RFCMOS Technology (0.13-㎛ RFCMOS 공정 기반 54-GHz 주입 동기 주파수 분주기)

  • Seo, Hyo-Gi;Yun, Jong-Won;Rieh, Jae-Sung
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.22 no.5
    • /
    • pp.522-527
    • /
    • 2011
  • In this work, a 54 GHz divide-by-3 injection-locked frequency divider(ILFD) based on ring oscillator has been developed in a 0.13-${\mu}M$ Si RFCMOS technology for phase-locked loop(PLL) application. The free-running frequency is 18.92~19.31 GHz with tuning range of 0~1.8 V, consuming 70 mW with a 1.8 V supply voltage. At 0 dBm input power, the locking range is 1.02 GHz(54.82~55.84 GHz) and, with varactor tuning of 0~1.8 V, the total operating range is 2.4 GHz(54.82~57.17 GHz). The fabricated circuit size is 0.42 mm${\times}$0.6 mm including probing pads and 0.099 mm${\times}$0.056 mm for core area.