• 제목/요약/키워드: neutral point

검색결과 557건 처리시간 0.019초

Theoretical Analysis and Control of DC Neutral-point Voltage Balance of Three-level Inverters in Active Power Filters

  • He, Yingjie;Liu, Jinjun;Tang, Jian;Wang, Zhaoan;Zou, Yunping
    • Journal of Power Electronics
    • /
    • 제12권2호
    • /
    • pp.344-356
    • /
    • 2012
  • In recent years, multilevel technology has become an effective and practical solution in the field of moderate and high voltage applications. This paper discusses an APF with a three-level NPC inverter. Obviously, the application of such converter to APFs is hindered by the problem of the voltage unbalance of DC capacitors, which leads to system instability. This paper comprehensively analyzes the theoretical limitations of the neutral-point voltage balancing problem for tracking different harmonic currents utilizing current switching functions from the space vector PWM (SVPWM) point of view. The fluctuation of the neutral point caused by the load currents of certain order harmonic frequency is reported and quantified. Furthermore, this paper presents a close-loop digital control algorithm of the DC voltage for this APF. A PI controller regulates the DC voltage in the outer-loop controller. In the current-loop controller, this paper proposes a simple neutral-point voltage control method. The neutral-point voltage imbalance is restrained by selecting small vectors that will move the neutral-point voltage in the direction opposite the direction of the unbalance. The experiment results illustrate that the performance of the proposed approach is satisfactory.

중성점 전류 리플을 고려한 3-레벨 인버터의 공간 벡터 펄스폭 변조 기법 (A SVPWM for the Small Fluctuation of Neutral Point Current in Three-level Inverter)

  • 김래영;이요한;현동석
    • 전력전자학회:학술대회논문집
    • /
    • 전력전자학회 1998년도 연구회 합동 학술발표회 논문집
    • /
    • pp.33-37
    • /
    • 1998
  • For the high power variable speed applications, the DCTLI(diode clamped three-level inverter) have been widely used. This paper describes the analysis of the neutral point current of the DCTLI and the improved space vector-based PWM strategy considering the switching frequency of power devices, that minimizes the fluctuation of the neutral point current in spite of high modulation index region and low power factor. It contributes to decrease the capacitance of dc-link capacitor bank and to increase the neutral point voltage controllable region. Especially, even if second (or even) order harmonic is induced in load current (at this situation, is was investigated that the general control method can not suppress the neutral point voltage variation), this PWM can provide effective control method to suppress the neutral point voltage variation. Various simulation results by means of Matlab/Simulation are presented to verify the proposed PWM.

  • PDF

계통연계형 3상 3레벨 태양광 인버터의 중성점 전압제어 (Neutral Point Voltage Control for Grid-Connected Three-Phase Three-Level Photovoltaic Inverter)

  • 박운호;양오
    • 반도체디스플레이기술학회지
    • /
    • 제14권4호
    • /
    • pp.72-77
    • /
    • 2015
  • Three-level diode clamped multilevel inverter, generally known as neutral point clamped (NPC) inverter, has an inherent problem causing neutral point (NP) potential variation. Until now, the NP potential problem of variation has been investigated and lots of solutions have also been proposed. This paper presents a neutral point voltage control technology using the anti-windup PI controller and offset technology of PWM (Pulse Width Modulation) to control the variation of NPC 3-phase three-level inverter neutral point voltage. And the proposed algorithm is tested and verified using a PLL (Phase Locked Loop) in order to synchronize the phase voltage from the line voltage of grid. It significantly improves the voltage balancing under a solar fluctuation conditions of the inverter. Experimental results show the good performance and effectiveness of the proposed method.

3상 3레벨 인버터의 중성점 제어를 이용한 고조파 왜율 저감 효과 (The effect of Harmonic Distortion Reduction on Three Phase Three level Inverter Using Neutral Point Control)

  • 김정규;양오
    • 반도체디스플레이기술학회지
    • /
    • 제17권3호
    • /
    • pp.90-94
    • /
    • 2018
  • In this paper, we applied a three-level T-type inverter with the one more voltage level than two-level inverter. However, the three-level T-type inverter has a systematic problem with voltage unbalances. So neutral point control is essential. Therefore, the voltage unbalance problem of the three - phase inverter was confirmed to be controlled within 5V using the neutral point control algorithm in charge and discharge mode. In addition, total harmonic distortion was reduced in three phases (u phase, v phase, w phase) when neutral point control was performed in charging mode and also in three phases (u phase, v phase, w phase) in discharge mode. In this paper suggests a neutral point control algorithm to solve the voltage unbalance of a three-level T-type inverter, and shows the improvement of the performance of the proposed algorithm through experiment.

A Novel Virtual Space Vector Modulation Strategy for the Neutral-Point Potential Comprehensive Balance of Neutral-Point-Clamped Converters

  • Zhang, Chuan-Jin;Tang, Yi;Han, Dong;Zhang, Hui;Zhang, Xiao;Wang, Ke
    • Journal of Power Electronics
    • /
    • 제16권3호
    • /
    • pp.946-959
    • /
    • 2016
  • A novel Virtual Space Vector (VSV) modulation strategy for complete control of potential neutral point (NP) issues is proposed in this paper. The neutral point potential balancing problems of multi-level converters, which include elimination of low frequency oscillations and self-balancing for NP dc unbalance, are investigated first. Then a set of improved virtual space vectors with dynamic adjustment factors are introduced and a multi-objective optimization algorithm which aims to optimize these adjustment factors is presented in this paper. The improved virtual space vectors and the multi-objective optimization algorithm constitute the novel Virtual Space Vector modulation. The proposed novel Virtual Space Vector modulation can simultaneously recover NP dc unbalance and eliminate low frequency oscillations of the neutral point. Experiment results show that the proposed strategy has excellent performance, and that both of the neutral point potential issues can be solved.

Neutral-Point Voltage Balancing Method for Three-Level Inverter Systems with a Time-Offset Estimation Scheme

  • Choi, Ui-Min;Lee, Kyo-Beum
    • Journal of Power Electronics
    • /
    • 제13권2호
    • /
    • pp.243-249
    • /
    • 2013
  • This paper presents a neutral-point voltage balancing method for three-level inverter systems using a time-offset estimation scheme. The neutral-point voltage is balanced by adding a time-offset to the turn-on time of the switches. If an inaccurate time-offset is added, the neutral-point deviation still remains. An accurate time-offset is obtained through the proposed time-offset estimation scheme. This method is implemented without additional hardware, complex calculations, or analysis. The effectiveness of the proposed method is verified by experiments.

Neutral-point Potential Balancing Method for Switched-Inductor Z-Source Three-level Inverter

  • Wang, Xiaogang;Zhang, Jie
    • Journal of Electrical Engineering and Technology
    • /
    • 제12권3호
    • /
    • pp.1203-1210
    • /
    • 2017
  • Switched-inductor (SL) Z-source three-level inverter is a novel high power topology. The SL based impedance network can boost the input dc voltage to a higher value than the single LC impedance network. However, as all the neutral-point-clamped (NPC) inverters, the SL Z-source three-level inverter has to balance the neutral-point (NP) potential too. The principle of the inverter is introduced and then the effects of NP potential unbalance are analyzed. A NP balancing method is proposed. Other than the methods for conventional NPC inverter without Z-source impedance network, the upper and lower shoot-through durations are corrected by the feedforward compensation factors. With the proposed method, the NP potential is balanced and the voltage boosting ability of the Z-source network is not affected obviously. Simulations are conducted to verify the proposed method.

A Method to Compensate the Distorted Space Vectors in the Unbalanced Neutral Point Voltage of 3-level NPC PWM Inverters

  • Hyun, Seung-Wook;Hong, Seok-Jin;Lee, Jung-Hyo;Lee, Chun-Bok;Won, Chung-Yuen
    • Journal of Power Electronics
    • /
    • 제16권2호
    • /
    • pp.455-463
    • /
    • 2016
  • This paper proposes a compensation method to improve the distorted space vectors when a 3-level Neutral Point Clamped (NPC) inverter has an unbalanced neutral point voltage. Since both the neutral point voltage of the DC link and the space vector of a 3-level NPC inverter are closely related depending on the output load connecting state, a distorted space vector can occur when the neutral point voltage of a 3-level NPC inverter is unbalanced. The proposed method can improve the distorted space vectors by adjusting the injection time of the small and medium vectors and by modulating the amplitude of the carrier waveforms. In this paper, the proposed method is verified by both simulation and experimental results based on a 3-level NPC inverter.

Simplified PWM Strategy for Neutral-Point-Clamped (NPC) Three-Level Converter

  • Ye, Zongbin;Xu, Yiming;Li, Fei;Deng, Xianming;Zhang, Yuanzheng
    • Journal of Power Electronics
    • /
    • 제14권3호
    • /
    • pp.519-530
    • /
    • 2014
  • A novel simplified pulse width modulation(PWM) strategy for neutral point clamped (NPC) three-level converter is proposed in this paper.The direct output voltage modulation is applied to reduce the calculation time. Based on this strategy, several optimized control methods are proposed. The neutral point potential balancing algorithm is discussed and a fine neutral point potential balancing scheme is introduced. Moreover, the minimum pulse width compensation and switching losses reduction can be easily achieved using this modulation strategy. This strategy also gains good results even with the unequal DC link capacitor. The modulation principle is studied in detail and the validity of this simplified PWM strategy is experimentally verified in this paper. The experiment results indicated that the proposed PWM strategy has excellent performance, and the neutral point potential can be balanced well with unequal DC link captaincies.

A Simple Control Strategy for Balancing the DC-link Voltage of Neutral-Point-Clamped Inverter at Low Modulation Index

  • C.S. Ma;Kim, T.J.;D.W. Kang;D.S. Hyun
    • Journal of Power Electronics
    • /
    • 제3권4호
    • /
    • pp.205-214
    • /
    • 2003
  • This paper proposes a simple control strategy based on the discontinuous PWM (DPWM) to balance the DC-link voltage of three-level neutral-point-clamped (NPC) inverter at low modulation index. It introduces new DPWM methods in multi-level inverter and one of them is used for balancing the DC-link voltage. The current flowing in the neutral point of the DC-link causes the fluctuation of the DC-link voltage of the NPC inverter. The proposed DPWM method changes the path and duration time of the neutral point current, which makes the overall fluctuation of the DC-link voltage zero during a sampling time of the reference voltage vector. Therefore, by using the proposed strategy, the voltage of the DC-link can be balanced fairly well and the voltage ripple of the DC-link is also reduced significantly. Moreover, comparing with conventional methods which have to perform the complicated calculation, the proposed strategy is very simple. The validity of the proposed DPWM method is verified by the experiment.