• 제목/요약/키워드: multiple-voltage multiple-frequency

검색결과 118건 처리시간 0.026초

Voltage and Frequency Tuning Methodology for Near-Threshold Manycore Computing using Critical Path Delay Variation

  • Li, Chang-Lin;Kim, Hyun Joong;Heo, Seo Weon;Han, Tae Hee
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제15권6호
    • /
    • pp.678-684
    • /
    • 2015
  • Near-threshold computing (NTC) is now regarded as a promising candidate for innovative power reduction, which cannot be achieved with conventional super-threshold computing (STC). However, performance degradation and vulnerability to process variation in the NTC regime are the primary concerns. In this paper, we propose a voltage- and frequency-tuning methodology for mitigating the process-variation-induced problems in NTC-based manycore architectures. To implement the proposed methodology, we build up multiple-voltage multiple-frequency (MVMF) islands and apply a voltage-frequency tuning algorithm based on the critical-path monitoring technique to reduce the effects of process variation and maximize energy efficiency in the post-silicon stage. Experimental results show that the proposed methodology reduces overall power consumption by 8.2-20.0%, compared to existing methods in variation-sensitive NTC environments.

Control signal transmission with optical fiber

  • Wu, Yuying;Ikeda, Hiroaki;Yoshida, Hirofumi;Shinohara, Shigenobu;Tsuchiya, Etsuo;Nishimura, Ken-Ichi
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 제어로봇시스템학회 1990년도 한국자동제어학술회의논문집(국제학술편); KOEX, Seoul; 26-27 Oct. 1990
    • /
    • pp.1112-1115
    • /
    • 1990
  • Described is a new control signal transmission system which utilizes an optical fiber to transmit 2-bit control signals from the transmitter to receiver. In the transmitter the DC series control voltages are converted into the multiple frequency signals by voltage controlled oscillator (VCO). The multiple frequency signals can easily be transmitted by optical fiber. In the receiver the multiple frequency signals can be detected by analog or digital circuits and then be converted into 2-state control signals which can be used for a variety of applications.

  • PDF

Application of Multiple Parks Vector Approach for Detection of Multiple Faults in Induction Motors

  • Vilhekar, Tushar G.;Ballal, Makarand S.;Suryawanshi, Hiralal M.
    • Journal of Power Electronics
    • /
    • 제17권4호
    • /
    • pp.972-982
    • /
    • 2017
  • The Park's vector of stator current is a popular technique for the detection of induction motor faults. While the detection of the faulty condition using the Park's vector technique is easy, the classification of different types of faults is intricate. This problem is overcome by the Multiple Park's Vector (MPV) approach proposed in this paper. In this technique, the characteristic fault frequency component (CFFC) of stator winding faults, rotor winding faults, unbalanced voltage and bearing faults are extracted from three phase stator currents. Due to constructional asymmetry, under the healthy condition these characteristic fault frequency components are unbalanced. In order to balanced them, a correction factor is added to the characteristic fault frequency components of three phase stator currents. Therefore, the Park's vector pattern under the healthy condition is circular in shape. This pattern is considered as a reference pattern under the healthy condition. According to the fault condition, the amplitude and phase of characteristic faults frequency components changes. Thus, the pattern of the Park's vector changes. By monitoring the variation in multiple Park's vector patterns, the type of fault and its severity level is identified. In the proposed technique, the diagnosis of faults is immune to the effects of unbalanced voltage and multiple faults. This technique is verified on a 7.5 hp three phase wound rotor induction motor (WRIM). The experimental analysis is verified by simulation results.

An Algorithm for Applying Multiple Currents Using Voltage Sources in Electrical Impedance Tomography

  • Choi, Myoung-Hwan;Kao, Tzu-Jen;Isaacson, David;Saulnier, Gary J.;Newell, Jonathan C.
    • International Journal of Control, Automation, and Systems
    • /
    • 제6권4호
    • /
    • pp.613-619
    • /
    • 2008
  • A method to produce a desired current pattern in a multiple-source EIT system using voltage sources is presented. Application of current patterns to a body is known to be superior to the application of voltage patterns in terms of high spatial frequency noise suppression, resulting in high accuracy in conductivity and permittivity images. Since current sources are difficult and expensive to build, the use of voltage sources to apply the current pattern is desirable. An iterative algorithm presented in this paper generates the necessary voltage pattern that will produce the desired current pattern. The convergence of the algorithm is shown under the condition that the estimation error of the linear mapping matrix from voltage to current is small. Simulation results are presented to illustrate the convergence of the output current.

복수개의 부궤환 루프를 가진 초소형 크기의 위상고정루프 (An Extremely Small Size Multi-Loop Phase Locked Loop)

  • 최영식;한근형
    • 한국정보전자통신기술학회논문지
    • /
    • 제12권1호
    • /
    • pp.1-6
    • /
    • 2019
  • 본 논문에서는 복수개의 부궤환 루프를 도입하여 칩 크기를 획기적으로 줄이면서 잡음 특성을 유지할 수 있는 위상고정루프를 제안하였다. 칩 면적을 최소화하는 것이 주목표이므로 하나의 작은 크기의 커패시터로 구성된 1차 루프필터와 복수개의 FVC를 사용하여 위상고정루프를 설계하였다. 전압제어 발진기에 연결된 복수개의 주파수-전압 변환 회로(frequency voltage converter : FVC)는 위상고정루프 내부에 복수개의 부궤환 루프를 만든다. 제안된 위상고정루프에서는 복수개의 부궤환 루프가 크기가 아주 작은 하나의 커패시터로만 구성된 루프필터를 가진 위상고정루프를 안정하게 동작하도록 해준다. 제안된 위상고정루프는 1.8V $0.18{\mu}m$ CMOS 공정을 이용하여 설계되었다. 시뮬레이션 결과는 1.6ps 지터와 $10{\mu}s$ 위상고장시간을 보여주었다.

Phase Angle Control in Resonant Inverters with Pulse Phase Modulation

  • Ye, Zhongming;Jain, Praveen;Sen, Paresh
    • Journal of Power Electronics
    • /
    • 제8권4호
    • /
    • pp.332-344
    • /
    • 2008
  • High frequency AC (HFAC) power distribution systems delivering power through a high frequency AC link with sinusoidal voltage have the advantages of simple structure and high efficiency. In a multiple module system, where multiple resonant inverters are paralleled to the high frequency AC bus through connection inductors, it is necessary for the output voltage phase angles of the inverters be controlled so that the circulating current among the inverters be minimized. However, the phase angle of the resonant inverters output voltage can not be controlled with conventional phase shift modulation or pulse width modulation. The phase angle is a function of both the phase of the gating signals and the impedance of the resonant tank. In this paper, we proposed a pulse phase modulation (PPM) concept for the resonant inverters, so that the phase angle of the output voltage can be regulated. The PPM can be used to minimize the circulating current between the resonant inverters. The mechanisms of the phase angle control and the PPM were explained. The small signal model of a PPM controlled half-bridge resonant inverter was analyzed. The concept was verified in a half bridge resonant inverter with a series-parallel resonant tank. An HFAC power distribution system with two resonant inverters connected in parallel to a 500kHz, 28V AC bus was presented to demonstrate the applicability of the concept in a high frequency power distribution system.

Dynamic-Voltage/Frequency-Scaling 알고리즘에서의 다중 인가 전압 조절 시스템 용 High-speed CMOS Level-Up/Down Shifter (A Novel High-speed CMOS Level-Up/Down Shifter Design for Dynamic-Voltage/Frequency-Scaling Algorithm)

  • 임지훈;하종찬;위재경;문규
    • 대한전자공학회논문지SD
    • /
    • 제43권6호
    • /
    • pp.9-17
    • /
    • 2006
  • SoC(System-On-Chip) 시스템에서 초 저전력 시스템을 구현하기 위한 dynamic voltage and frequency scaling (DVFS)알고리즘에 사용될 시스템 버스의 다중 코어 전압 레벨을 생성해주는 새로운 다계층(multi-level) 코어 전압용 high-speed level up/down Shifter 회로를 제안한다. 이 회로는 내부 회로군과 외부 회로군 사이에서 서로 다른 전압레벨을 조정 접속하는 I/O용 level up/down shifter interface 회로로도 동시에 사용된다. 제안하는 회로는 인터페이스 접속에서 불가피하게 발생하는 속도감쇄와 Duty Ratio 불안정 문제를 최소화하는 장점을 갖고 있다. 본 회로는 500MHz의 입력 주파수에서 $0.6V\sim1.6V$의 다중 코어 전압을 각 IP들에서 사용되는 전압레벨로, 또는 그 반대의 동작으로 서로 Up/Down 하도록 설계하였다 그리고 제안하는 I/O 용 회로의 level up shifter는 500MHz의 입력 주파수에서 내부 코어 용 level up shifter의 출력전압인 1.6V를 I/O 전압인 1.8V, 2.5V, 3.3V로 전압레벨을 상승 하도록 설계하였으며, level down shifter는 반대의 동작으로 1Ghz의 입력 주파수에서 동작하도록 설계하였다. 시뮬레이션 및 결과는 $0.35{\mu}m$ CMOS Process, $0.13{\mu}m$ IBM CMOS Process 와 65nm CMOS model 변수를 이용한 Hspice를 통하여 검증하였다. 또한, 제안하는 회로의 지연시간 및 파워소모 분석과 동작 주파수에 비례한 출력 전압의 Duty ratio 왜곡에 대한 연구도 하였다.

신체 성분 분석을 위한 다 주파수 생체전기 임피던스 분석 시스템 구현 (Implementation of Multiple Frequency Bioelectrical Impedance Analysis System for Body Composition Analysis)

  • 김성철;조병남;이석원
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2004년도 학술대회 논문집 정보 및 제어부문
    • /
    • pp.331-333
    • /
    • 2004
  • In this study, we implement the multiple frequency bioelectrical impedance analysis system for body composition analysis. Overall system consists of : 1) conductivity electrodes to contact with hands and foots, 2) multiple frequency alternating current signal generator for generating 5, 50, 250kHz frequency and 800uA contained alternating current signal, 3) voltage signal detector, 4) phase signal detector, 5) key-pad to input individual information, 6) micro controller for data processing, 7) LCD for processed data to display, 8) system power, We explain the architecture of the system and required theory to implement the system. Finally, experimental results are illustrated to show the performance of the system.

  • PDF

Parameter Optimization of the LC filters Based on Multiple Impact Factors for Cascaded H-bridge Dynamic Voltage Restorers

  • Chen, Guodong;Zhu, Miao;Cai, Xu
    • Journal of Power Electronics
    • /
    • 제14권1호
    • /
    • pp.165-174
    • /
    • 2014
  • The cascaded H-Bridge Dynamic Voltage Restorer (DVR) is used for protecting high voltage and large capacity loads from voltage sags. The LC filter in the DVR is needed to eliminate switching ripples, which also provides an accurate tracking feature in a certain frequency range. Therefore, the parameter optimization of the LC filter is especially important. In this paper, the value range functions for the inductance and capacitance in LC filters are discussed. Then, parameter variations under different conditions of voltage sags and power factors are analyzed. In addition, an optimized design method is also proposed with the consideration of multiple impact factors. A detailed optimization procedure is presented, and its validity is demonstrated by simulation and experimental results. Both results show that the proposed method can improve the LC filter design for a cascaded H-Bridge DVR and enhance the performance of the whole system.

UP/DOWN 변환이 동시에 지원되는 다중 전압 단일 출력 DC/DC 변환기 (A Multiple-Voltage Single-Output DC/DC Up/Down Converter)

  • 조상익;김정열;임신일;민병기
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2002년도 하계종합학술대회 논문집(5)
    • /
    • pp.207-210
    • /
    • 2002
  • This paper describes a design of multiple-mode single-output DC/DC converter which can be used in both up and down conversion. Proposed up/down converter does not produce a negative voltage which is generated in conventional buck-boost type converter. Three types of operation mode(up/down/bypass) are controlled by the input voltage sense and command signals of target output voltage. PFM(pulse frequency modulation) control is adopted and modified for fast tracking and for precise output voltage level with an aid of output voltage sense. Designed DC/DC converter has the performance of less than 5 % ripple and higher than 80 % efficiency. Chip area is 3.50 mm ${\times}$ 2.05 mm with standard 0.35 $\mu\textrm{m}$ CMOS technology.

  • PDF