• Title/Summary/Keyword: mode gain

Search Result 716, Processing Time 0.024 seconds

26GHz 40nm CMOS Wideband Variable Gain Amplifier Design for Automotive Radar (차량용 레이더를 위한 26GHz 40nm CMOS 광대역 가변 이득 증폭기 설계)

  • Choi, Han-Woong;Choi, Sun-Kyu;Lee, Eun-Gyu;Lee, Jae-Eun;Lim, Jeong-Taek;Lee, Kyeong-Kyeok;Song, Jae-Hyeok;Kim, Sang-Hyo;Kim, Choul-Young
    • Journal of IKEEE
    • /
    • v.22 no.2
    • /
    • pp.408-412
    • /
    • 2018
  • In this paper, a 26GHz variable gain amplifier fabricated using a 40nm CMOS process is studied. In the case of an automobile radar using 79 GHz, it is advantageous in designing and driving to drive down to a low frequency band or to use a low frequency band before up conversion rather than designing and matching the entire circuit to 79 GHz in terms of frequency characteristics. In the case of a Phased Array System that uses time delay through TTD (True Time Delay) in practice, down conversion to a lower frequency is advantageous in realizing a real time delay and reducing errors. For a VGA (Variable Gain Amplifier) operating in the 26GHz frequency band that is 1/3 of the frequency of 79GHz, VDD : 1V, Bias 0.95V, S11 is designed to be <-9.8dB (Mea. High gain mode) and S22 < (Mea. high gain mode), Gain: 2.69dB (Mea. high gain mode), and P1dB: -15 dBm (Mea. high gain mode). In low gain mode, S11 is <-3.3dB (Mea. Low gain mode), S22 <-8.6dB (Mea. low gain mode), Gain: 0dB (Mea. low gain mode), P1dB: -21dBm (Mea. Low gain mode).

0.18mm CMOS LNA/Mixer for UHF RFID Reader (UHF RFID 리더를 위한 0.18mm CMOS LNA/Mixer)

  • Woo, Jung-Hoon;Kim, Young-Sik
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.46 no.2
    • /
    • pp.45-49
    • /
    • 2009
  • In this paper, a direct down conversion LNA/Mixer has been designed and tested for 900Mhz UHF RFID application. The designed circuit has been implemented in 0.18um CMOS technology with 3.3V operation. In this work, a common gate input architecture has been used to cope with the higher input self jamming level. This LNA/Mixer is designed to support two operating modes of high gain mode and low gain mode according to the input jamming levels. The measured results show that the input referred P1dBs are 4dBm of high gain mode and 11dBm of low gain mode, and the conversion gains are 12dB and 3dB in high and low gain mode respectively The power consumptions are 60mW for high gain mode and 79mW for low gain mode. The noise figures are 16dB and 20dB in high gain mode and low gain mode respectively.

Design of A 1.8V 200MHz band CMOS Current-mode Lowpass Active Filter with A New Cross-coupled Gain-boosting Integrator (새로운 상호결합 이득증가형 적분기를 이용한 1.8V 200MHz대역 CMOS 전류모드 저역통과 능동필터 설계)

  • Bang, Jun-Ho
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.57 no.7
    • /
    • pp.1254-1259
    • /
    • 2008
  • A new CMOS current-mode integrator for low-voltage analog integrated circuit design is presented. The proposed current-mode integrator is based on cross-coupled gain-boosting topology. When it is compared with that of the typical current-mirror type current-mode integrator, the proposed current-mode integrator achieves high current gain and unity gain frequency with the same transistor size. As a application circuit of the proposed integrator, we designed the 1.8V 200MHz band current-mode lowpass filter. These are verified by Hspice simulation using $0.18{\mu}m$ CMOS technology.

Sliding Mode Control Using the Lower Bound of Control Gain (제어이득의 하한을 이용한 새로운 슬라이딩 모드제어)

  • 유병국
    • Journal of Institute of Control, Robotics and Systems
    • /
    • v.9 no.9
    • /
    • pp.664-668
    • /
    • 2003
  • A new sliding mode control method based on the lower bound of control gain is presented. Although the magnitube of the proposed control input is larger than that of the conventional control input using both lower and upper bounds, the positive-negative exchanging chattering is reduced and reaching mode is shorter. Because the proposed scheme needs only the lower bound of control gain, it is applicable to the system whose upper bound of control gain is doubtful to determine such as the control gain depends on the system states. It is proved that the proposed control method guarantees the sliding condition. The analysis of differences between the conventional method and the proposed method is given. The validity of the proposed control strategy is shown through a 2nd-order nonlinear system example.

Design of High Gain Differential Amplifier Using GaAs MESFET's (갈륨비소 MESFET를 이용한 고이득 차동 증폭기 설계)

  • 최병하;김학선;김은로;이형재
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.17 no.8
    • /
    • pp.867-880
    • /
    • 1992
  • In this paper, a circuit design techniques for Improving the voltage gain of the GaAs MESFET single amplifier is presented. Also, various types of existing current mirror and proposed current mirror of new configuration are compared. To obtain the high differential mode gain and low common mode gain, bootstrap gain enhancement technique Is used and common mode feedback Is employed In the design of differential amplifier. The simulation results show that designed differential amplifier has differential gain of 57.66dB, unity gain frequency of 23.25GHz. Also, differential amplifier using common mode feedback with alternative negative current mirror has CMRR of 83.S8dB, stew rate of 3500 V /\ulcorners.

  • PDF

A SOI Lateral Hybrid BMFET with High Current Gain (높은 전류 이득률을 갖는 SOI 수평형 혼성 BMFET)

  • Kim, Du-Yeong;Jeon, Jeong-Hun;Kim, Seong-Dong;Han, Min-Gu;Choe, Yeon-Ik
    • The Transactions of the Korean Institute of Electrical Engineers C
    • /
    • v.49 no.2
    • /
    • pp.116-119
    • /
    • 2000
  • A hybrid SOI bipolar-mode field effect transistor (BMFET) is proposed to improve the current gain. The device characteristics are analyzed and verified numerically for BMFET mode, DMOS mode, and hybrid mode by MEDICI simulation. The proposed SOI BMFET exhibits 30 times larger current gain in hybrid-mode operation by connecting DMOS gate to the p+ gate of BMFET structure as compared with the conventional structure without sacrifice of breakdown voltage and leakage current characteristics. This is due to the DMOS-gate-induced hybrid effect that lowers the barrier of p-body and reduces the charge in p-body.

  • PDF

Adaptive sliding mode control with self-tuning the boundary layer thickness (자기동조 경계층 범위를 갖는 적응 슬라이딩모드 제어)

  • Park, Jae-Sam
    • Journal of Institute of Control, Robotics and Systems
    • /
    • v.6 no.1
    • /
    • pp.8-14
    • /
    • 2000
  • In this paper, three adaptive sliding mode control algorithms, which self-tune both the sliding mode gain and the boundary layer thickness, are proposed. The first algorithm uses a gain adaptation rule is combined with the boundary layer thickness adaptatioin rule to satisfy the sliding condition. In the third algorithm, the computation burden of the second algorithm is reduced further, and therefore no extra cost is required for real-time implementation. Due to the mixed sliding mode gain and the boundary layer thickness adaptation scheme, the tracking error and the chattering of the control input can be reduced greatly.

  • PDF

A 41dB Gain Control Range 6th-Order Band-Pass Receiver Front-End Using CMOS Switched FTI

  • Han, Seon-Ho;Nguyen, Hoai-Nam;Kim, Ki-Su;Park, Mi-Jeong;Yeo, Ik-Soo;Kim, Cheon-Soo
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.16 no.5
    • /
    • pp.675-681
    • /
    • 2016
  • A 41dB gain control range $6^{th}$-order band-pass receiver front-end (RFE) using CMOS switched frequency translated impedance (FTI) is presented in a 40 nm CMOS technology. The RFE consists of a frequency tunable RF band-pass filter (BPF), IQ gm cells, and IQ TIAs. The RF BPF has wide gain control range preserving constant filter Q and pass band flatness due to proposed pre-distortion scheme. Also, the RF filter using CMOS switches in FTI blocks shows low clock leakage to signal nodes, and results in low common mode noise and stable operation. The baseband IQ signals are generated by combining baseband Gm cells which receives 8-phase signal outputs down-converted at last stage of FTIs in the RF BPF. The measured results of the RFE show 36.4 dB gain and 6.3 dB NF at maximum gain mode. The pass-band IIP3 and out-band IIP3@20 MHz offset are -10 dBm and +12.6 dBm at maximum gain mode, and +14 dBm and +20.5 dBm at minimum gain mode, respectively. With a 1.2 V power supply, the current consumption of the overall RFE is 40 mA at 500 MHz carrier frequency.

A Study on Full Bridge and Half Bridge Mode Transition Method of LLC Resonant Converter for Wide Input and Output Voltage Condition (넓은 입출력 전압을 위한 LLC 공진형 컨버터의 풀 브리지-하프 브리지 모드 변환 기법 연구)

  • Choe, Min-Yeong;Baek, Seung-Woo;Kim, Hag-Wone;Cho, Kwan-Yuhl;Kang, Jeong-Won
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.27 no.4
    • /
    • pp.356-366
    • /
    • 2022
  • This paper presents a mode transition method that applies frequency compensation technique of an LLC resonant converter for stable mode transition. LLC resonant converters used in various applications require high efficiency and high power density. However, because of circuit property, a wider voltage gain range equates to a greater circuit loss, so maintaining high efficiency at all voltage gain ranges is difficult. In this case, full bridge-half bridge mode transition method can be used, which maintains high efficiency even in a wide voltage gain range. However, this method causes damage to the circuit through overcurrent by the mode transition. This study analyzes the cause of the problem and proposes a mode transition method that applies frequency compensation technique to solve the problem. The proposed method verifies the stable transition through simulation analysis and experimental results.

Improvement of Gain and Frequency Characteristics of the CMOS Low-voltage Current-mode Integrator (CMOS 저전압 전류모드 적분기의 이득 및 주파수 특성 개선)

  • Ryu, In-Ho;Song, Je-Ho;Bang, Jun-Ho
    • Journal of the Korea Academia-Industrial cooperation Society
    • /
    • v.10 no.12
    • /
    • pp.3614-3621
    • /
    • 2009
  • In this paper, A CMOS low-voltage current mode integrator is designed. The designed current-mode integrator is based on linear cascode circuit that is newly proposed in this paper. When it is compared with gain(43.7dB) and unity gain frequency(15.2MHz) of the typical current-mirror type current-mode integrator, the proposed linear cascode current-mode integrator achieves high current gain(47.8dB) and unity gain frequency(27.8MHz). And a 5th Chebyshev current-mode filter with 7.03MHz cutoff frequency is designed. The designed all circuits are simulated by HSPICE using 1.8V-$0.18{\mu}m$ CMOS technology.