• 제목/요약/키워드: high-speed circuits

검색결과 387건 처리시간 0.031초

VHDL을 이용한 서보시스템의 공간벡터 변조부 설계 (Design of the Space Vector Modulation of Servo System using VHDL)

  • 황정원;박승엽
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2001년도 하계종합학술대회 논문집(5)
    • /
    • pp.5-8
    • /
    • 2001
  • In this paper, we have space vector PWM(Pulse Width Modulation) circuits on the FPGA(Field Programmable Gate Arry) chip designed by VHDL(Very high speed integrated circuit Hardware Description Language). This circuit parts was required at controlling the AC servo motor system and should have been designed with many discrete digital logics. In the result of this study, peripheral circuits are to be simple and the designed logic terms are robust and precise. Because of it's easy verification and implementation, we could deduced that the customize FPGA chip show better performance than that of circuit modules parts constituted of discrete IC.

  • PDF

광통신용 10Gbps CMOS 수신기 회로 설계 (Design of 10Gbps CMOS Receiver Circuits for Fiber-Optic Communication)

  • 박성경;이영재;변상진
    • 전기전자학회논문지
    • /
    • 제14권4호
    • /
    • pp.283-290
    • /
    • 2010
  • 본 연구는 광통신을 위한 10Gbps CMOS 수신기 회로 설계에 관한 것이다. 수신기는 포토다이오드, 트랜스임피던스 증폭기, 리미팅 증폭기, 등화기, 클락 및 데이터 복원 회로, 디멀티플렉서, 기타 입출력 회로 등으로 구성돼있다. 여러 광대역 혹은 고속 회로 기법을 써서 SONET OC-192 표준용 광통신에 적합한, 효과적이고 신뢰성 있는 수신기를 구현하고자 하였다.

다양한 공정 방법으로 제작된 다결정 실리콘 박막 트랜지스터 단위 CMOS 회로의 특성 (Characteristics of Polycrystalline Silicon TFT Unitary CMOS Circuits Fabricated with Various Technology)

  • 유준석;박철민;전재홍;한민구
    • 대한전기학회논문지:전기물성ㆍ응용부문C
    • /
    • 제48권5호
    • /
    • pp.339-343
    • /
    • 1999
  • This paper reports the characteristics of poly-Si TFT unitary CMOS circuits fabricated with various techniques, in order to investigate the optimum process conditions. The active films were deposited by PECVD and LPCVD using $SiH_4\; and\; Si_2H_6$ as source gas, and annealed by SPC and ELA methods. The impurity doping of the oource and drain electrodes was performed by ion implantation and ion shower. In order to investigate the AC characteristics of the poly-Si TFTs processed with various methods, we have examined the current driving characteristics of the polt-Si TFT and the frequency characteristics of 23-stage CMOS ring oscillators. Ithas been observed that the circuits fabricated using $Si_2H_6$ with low-temperature process of ELA exhibit high switching speed and current driving performances, thus suitable for real application of large area electronics.

  • PDF

터치스크린 컨트롤러용 저면적, 저전력, 고속 128Kb EEPROMIP 설계 (Design of a Small-Area, Low-Power, and High-Speed 128-KBit EEPROM IP for Touch-Screen Controllers)

  • 조규삼;김두휘;장지혜;이정환;하판봉;김영희
    • 한국정보통신학회논문지
    • /
    • 제13권12호
    • /
    • pp.2633-2640
    • /
    • 2009
  • 본 논문에서는 터치스크린 컨트롤러용 IC를 위한 저면적, 저전력, 고속 EEPROM 회로 설계기술을 제안하였다. 저면적 EEPROM 기술로는 SSTC (Side-wall Selective Transistor Cell) 셀을 제안하였고 EEPROM 코어회로에서 반복되는고전압 스위칭 회로를 최적화하였다. 저전력 기술은 디지털 Data Bus 감지 증폭기 회로를 제안하였다. 그리고 고속 EEPROM 기술로는 Distributed DB 방식이 적용되었으며, Dual Power Supply를 사용하여 EEPROM 셀과 고전압 스위칭 회로의 구동전압은 로직전압 VDD(=1.8V)보다 높은 전압인 VDDP(=3.3V)를 사용하였다. 설계된 128Kb EEPROMIP(Intellectual Property)의 레이아웃 면적은 $662.31{\mu}m{\times}1314.89{\mu}m$이다.

고속 무선 LAN 시스템을 위한 저복잡도 MIMO-OFDM 심볼 검출기 설계 (Design of Low-Complexity MIMO-OFDM Symbol Detector for High Speed WLAN Systems)

  • 임준하;김재석
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2008년도 하계종합학술대회
    • /
    • pp.447-448
    • /
    • 2008
  • This paper presents a low-complexity design and implementation results of a multi-input multi-output (MIMO) orthogonal frequency division multiplexing (OFDM) symbol detector for high speed wireless LAN (WLAN) systems. The proposed spatial division multiplexing (SDM) symbol detector is designed by HDL and synthesized to gate-level circuits using 0.18um CMOS library. The total gate count for the symbol detector is 238K.

  • PDF

PLL 주파수 합성기를 위한 dual-modulus 프리스케일러와 차동 전압제어발진기 설계 (Design of CMOS Dual-Modulus Prescaler and Differential Voltage-Controlled Oscillator for PLL Frequency Synthesizer)

  • 강형원;김도균;최영완
    • 한국정보통신설비학회:학술대회논문집
    • /
    • 한국정보통신설비학회 2006년도 하계학술대회
    • /
    • pp.179-182
    • /
    • 2006
  • This paper introduce a different-type voltage-controlled oscillator (VCO) for PLL frequency synthesizer, And also the architecture of a high speed low-power-consumption CMOS dual-modulus frequency divider is presented. It provides a new approach to high speed operation and low power consumption. The proposed circuits simulate in 0.35 um CMOS standard technology.

  • PDF

High Speed Parallel Fault Detection Design for SRAM on Display Panel

  • Jeong, Kyu-Ho;You, Jae-Hee
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2007년도 7th International Meeting on Information Display 제7권1호
    • /
    • pp.806-809
    • /
    • 2007
  • SRAM cell array and peripheral circuits on display panel are designed using LTPS process. To overcome low yield of SOP, high speed parallel fault detection circuitry for memory cells is designed at local I/O lines with minimal overhead for efficient memory cell redundancy replacement. Normal read/write and parallel test read/write are simulated and verified.

  • PDF

저마찰 고속형 공기압 실린더의 설계에 관한 연구 (A Study on the Design of a Low-Friction, High-Speed Pneumatic Cylinder)

  • 김도태;김동수;주민진
    • 대한기계학회:학술대회논문집
    • /
    • 대한기계학회 2008년도 추계학술대회A
    • /
    • pp.1230-1235
    • /
    • 2008
  • Of all of pneumatic components utilized in the make up of pneumatic circuits on either automatic assembly machine or industrial equipment, the pneumatic cylinder is more oriented toward being a structural as well as a pneumatic member. The structural design must be based to a large degree on the end of application of the cylinder on the equipment it is operating. In this paper, design studies of a double-acting pneumatic cushion type cylinder with low-friction and high-speed driving have been developed. Of interest here is to investigate the structural analysis of cylinder tube, piston rod, end cover, and to analyze the buckling of piston rod. Also, a relief valve type cushion mechanism is considered. This cushion mechanism is found to be adequate under a high-speed driving of pneumatic cylinders.

  • PDF

Integrated Sliding-Mode Sensorless Driver with Pre-driver and Current Sensing Circuit for Accurate Speed Control of PMSM

  • Heo, Sewan;Oh, Jimin;Kim, Minki;Suk, Jung-Hee;Yang, Yil Suk;Park, Ki-Tae;Kim, Jinsung
    • ETRI Journal
    • /
    • 제37권6호
    • /
    • pp.1154-1164
    • /
    • 2015
  • This paper proposes a fully sensorless driver for a permanent magnet synchronous motor (PMSM) integrated with a digital motor controller and an analog pre-driver, including sensing circuits and estimators. In the motor controller, a position estimator estimates the back electromotive force and rotor position using a sliding-mode observer. In the pre-driver, drivers for the power devices are designed with a level shifter and isolation technique. In addition, a current sensing circuit measures a three-phase current. All of these circuits are integrated in a single chip such that the driver achieves control of the speed with high accuracy. Using an IC fabricated using a $0.18{\mu}m$ BCDMOS process, the performance was verified experimentally. The driver showed stable operation in spite of the variation in speed and load, a similar efficiency near 1% compared to a commercial driver, a low speed error of about 0.1%, and therefore good performance for the PMSM drive.

내부 트리거 발생회로를 이용한 고속의 디지털 Maximum Selector 회로의 설계 (Development of A High-Speed Digital Maximum Selector Circuit With Internal Trigger-Signal Generator)

  • 윤명철
    • 대한전자공학회논문지SD
    • /
    • 제48권2호
    • /
    • pp.55-60
    • /
    • 2011
  • 그동안 신경망칩의 설계에는 주로 아날로그 Maximum Selector (MS) 회로를 사용하였다. 그러나 집적도가 높아질수록 아날로그 MS회로는 신호의 해상도(Resolution)을 높이는데 어려움이 있다. 반면 디지털 MS 회로는 높은 해상도를 얻기는 쉬우나 속도가 느린 단점이 있었다. 본 논문에서는 신경망칩의 디지털화에 사용하기 위한 MSIT(Maximum Selector with Internal Trigger-Signal) 라는 고속의 디지털 MS회로를 개발하였다. MSIT는 제어신호 발생기를 내장하여 안정적인 동작을 확보하고, 불필요한 대기시간을 없애도록 이를 최적화 함으로써 높은 속도를 얻을 수 있다. 1.2V-$0.13{\mu}m$ 프로세스의 모델파라메터를 사용하여 32 개의 10 비트 데이터에 대하여 시뮬레이션을 수행한 결과 3.4ns의 응답시간을 얻을 수 있었다. 이는 동급의 해상도를 갖는 아날로그 MS회로 보다 훨씬 빠른 속도로써, MSIT와 같은 디지털 MS 회로가 아날로그 MS회로에 비하여 높은 해상도와 빠른 속도를 구현할 수 있음을 보여준다.