• Title/Summary/Keyword: enhanced DC-gain

Search Result 13, Processing Time 0.025 seconds

Integrated Rail-to-Rail Low-Voltage Low-Power Enhanced DC-Gain Fully Differential Operational Transconductance Amplifier

  • Ferri, Giuseppe;Stornelli, Vincenzo;Celeste, Angelo
    • ETRI Journal
    • /
    • v.29 no.6
    • /
    • pp.785-793
    • /
    • 2007
  • In this paper, we present an integrated rail-to-rail fully differential operational transconductance amplifier (OTA) working at low-supply voltages (1.5 V) with reduced power consumption and showing high DC gain. An embedded adaptive biasing circuit makes it possible to obtain low stand-by power dissipation (lower than 0.17 mW in the rail-to-rail version), while the high DC gain (over 78 dB) is ensured by positive feedback. The circuit, fabricated in a standard CMOS integrated technology (AMS 0.35 ${\mu}m$), presents a 37 V/${\mu}s$ slew-rate for a capacitive load of 15 pF. Experimental results and high values of two quality factors, or figures of merit, show the validity of the proposed OTA, when compared with other OTA configurations.

  • PDF

Enhanced Fault Location Algorithm for Short Faults of Transmission Line (1회선 송전선로 단락사고의 개선된 고장점 표정기법)

  • Lee, Kyung-Min;Park, Chul-Won
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.65 no.6
    • /
    • pp.955-961
    • /
    • 2016
  • Fault location estimation is an important element for rapid recovery of power system when fault occur in transmission line. In order to calculate line impedance, most of fault location algorithm uses by measuring relaying waveform using DFT. So if there is a calculation error due to the influence of phasor by DC offset component, due to large vibration by line impedance computation, abnormal and non-operation of fault locator can be issue. It is very important to implement the robust fault location algorithm that is not affected by DC offset component. This paper describes an enhanced fault location algorithm based on the DC offset elimination filter to minimize the effects of DC offset on a long transmission line. The proposed DC offset elimination filter has not need any erstwhile information. The phase angle delay of the proposed DC offset filter did not occurred and the gain error was not found. The enhanced fault location algorithm uses DFT filter as well as the proposed DC offset filter. The behavior of the proposed fault location algorithm using off-line simulation has been verified by data about several fault conditions generated by the ATP simulation program.

A Design of LDO(Low Dropout Regulator) with Enhanced Settling Time and Regulation Property (정착시간과 레귤레이션 특성을 개선한 LDO(Low Dropout Regulator)의 설계)

  • Park, Kyung-Soo;Park, Jea-Gun
    • The Transactions of the Korean Institute of Electrical Engineers P
    • /
    • v.60 no.3
    • /
    • pp.126-132
    • /
    • 2011
  • A conventional LDO(Low Dropout Regulator) uses one OPAMP and one signal path. This means that OPAMP's DC Gain and Bandwidth can't optimize simultaneously within usable power. This also appears that regulation property and settling time of LDO can't improve at the same time. Based on this idea, a proposed LDO uses two OPAMP and has two signal path. To improve regulation property, OPAMP where is used in the path which qualities DC gain on a large scale, bandwidth designed narrowly. To improve settling time, OPAMP where is used in the path which qualities DC gain small, bandwidth designed widely. A designed LDO used 0.5um 1P2M process and provided 200mA of output current. A line regulation and load regulation is 12.6mV/V, 0.25mV/mA, respectively. And measured settling time is 1.5us in 5V supply voltage.

A Study on Performance Enhancement of Distance Relaying by DC Offset Elimination Filter (직류옵셋제거필터에 의한 거리계전기법의 성능 개선에 관한 연구)

  • Lee, Kyung-Min;Park, Yu-Yeong;Park, Chul-Won
    • The Transactions of the Korean Institute of Electrical Engineers P
    • /
    • v.64 no.2
    • /
    • pp.67-73
    • /
    • 2015
  • Distance relay is widely used for the protection of long transmission line. Most of distance relay used to calculate line impedance by measuring voltage and current using DFT. So if there is a computation error due to the influence of phasor by DC offset component, due to excessive vibration by measuring line impedance, overreach or underreach can be occurs, and then abnormal and non-operation of distance relay can be issue. It is very important to implement the robust distance relaying that is not affected by DC offset component. This paper describes an enhanced distance relaying based on the DC offset elimination filter to minimize the effects of DC offset on a long transmission line. The proposed DC offset elimination filter has not need any prior information. The phase angle delay of the proposed DC offset filter did not occurred and the gain error was not found. The enhanced distance relay uses fault current as well as residual current. The behavior of the proposed distance relaying using off-line simulation has been verified using data about several fault conditions generated by the ATP simulation software.

Enhanced Voltage Gain Single-Phase Current-Fed qZ-Source Inverter (전압 이득이 향상된 단상 전류형 qZ-소스 인버터)

  • Shin, Hyun-Hak;Cha, Hon-Nyong;Kim, Heung-Geun
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.18 no.4
    • /
    • pp.305-311
    • /
    • 2013
  • This paper proposes a performance improvement of existing single-phase current-fed qZ-Source inverter. Voltage gain of the traditional voltage-fed full-bridge inverter and single-phase current-fed qZ-source inverter is only equal to or smaller than input voltage. The proposed inverter can obtain twice higher voltage gain than the single-phase current-fed qZ-Source inverter by adding an extra switch and a capacitor in the circuit. In addition, the proposed inverter shares the common ground between dc input and ac output voltage. Therefore, the proposed inverter can eliminate the possible ground leakage current problem when it is used for grid-tied photovoltaic inverter system. A 120 W prototype inverter is built and tested to verify performances of the proposed inverter.

A Buck-Boost Converter-Based Bipolar Pulse Generator

  • Elserougi, Ahmed A.;Massoud, Ahmed M.;Ahmed, Shehab
    • Journal of Power Electronics
    • /
    • v.17 no.6
    • /
    • pp.1422-1432
    • /
    • 2017
  • This paper presents a buck-boost converter-based bipolar pulse generator, which is able to generate bipolar exponential pulses across a resistive load. The concept of the proposed approach depends on operating the involved buck-boost converters in discontinuous current conduction mode with high-voltage gain and enhanced efficiency. A full design of the pulse generator and its passive components is presented to ensure generating the pulses with the desired specifications (rise time, pulse width, and pulse magnitude) for a given load resistance and input dc voltage. In case of moderate pulsed output voltages (i.e. few of kV), one module of the presented bipolar generator can be employed. While in case of high-voltage pulsed output, multi-module version can be employed, where each module is fed from an isolated dc source and their outputs are connected in series. Simulation models for the proposed approach are built to elucidate their performance in case of one-module as well as multi-module based generator. Finally, a scaled-down prototype for one-module of buck-boost converter-based bipolar pulse generator is implemented to validate the proposed concept.

A Study on the Speed Control of BLDC Motor Using the Feedforward Compensation (전향보상을 이용한 BLDC 모터의 속도제어에 관한 연구)

  • Park K.H.;Kim T.S.;Kim K.H.;Hyun D.S.
    • Proceedings of the KIPE Conference
    • /
    • 2003.07b
    • /
    • pp.663-666
    • /
    • 2003
  • This paper presents a speed controller method based on the disturbance torque observer of high performance brushless DC (BLDC) motor drives. In case of the speed control of robot arms and tracking applications with lower stiffness, we cannot design the speed controller gain to be very large from tile viewpoint of the system stability. Thus, the feedforward compensator using disturbance torque observer was proposed. This method can improve the speed characteristic without increasing the speed controller gain. The enhanced speed control performance can be achieved and the speed response against the disturbance torque can be Improved for high-performance BLDC motor drive systems in which the bandwidth of tile speed controller cannot be made large enough. Consequently, speed control for high-performance BLDC motor drives become improved. The simulation results for BLDC motor drive systems confirm the validity of the proposed method.

  • PDF

Design of RF Power Detector Module with Switch for W-CDMA Optic Repeater (스위치를 이용한 W-CDMA 광중계기용 RF 전력 검출기 모듈의 설계)

  • Lee, Yun-Bok;Cho, Jung-Yong;Shin, Kyung-Sub;Lee, Yong-An;Lee, Hong-Min
    • Proceedings of the Korea Electromagnetic Engineering Society Conference
    • /
    • 2003.11a
    • /
    • pp.389-393
    • /
    • 2003
  • This paper describes the design of enhanced TSSI RF Power Detector which has wide dynamic range using switch and Log amp. This Power Detector consists of low and high gain loops, and they adaptively switched by output DC voltage which is proportioned to input power level. Because Power Detector needs to separate the channel, so architecture is heterodyne system having 70MHz intermediate frequency. This proposed RF Power Detector is settle to the satisfaction of Closed loop power control system for W-CDMA optic repeater, and the obtained dynamic range cover the higher than 50dB.

  • PDF

Coding Tools for Enhancing Coding Efficiency of MPEG Internet Video Coding (IVC) (MPEG 인터넷 비디오 코딩(IVC)의 부호화 효율 개선을 위한 부호화 툴)

  • Yang, Anna;Lee, Jae-Yung;Han, Jong-Ki;Kim, Jae-Gon
    • Journal of Broadcast Engineering
    • /
    • v.21 no.3
    • /
    • pp.319-329
    • /
    • 2016
  • Internet Video Coding (IVC) is a royalty-free codec currently being developed in MPEG. Coding efficiency of IVC codec has been steadily enhanced and it was reported that the performance of Committee Draft (CD) version is comparable to H.264/AVC High Profile (HP) in terms of objective and subjective qualities. In this paper, we present some coding tools that have been proposed for enhancing the coding efficiency of IVC during the developing process in MPEG along with brief overview of IVC codec architecture and coding algorithms. The coding tools include both of normative tools and informative tools such as non-reference P frame coding, DC mode intra prediction, Lagrange multiplier selection, and extension of chroma intra prediction modes. Improvement obtained by each tool is presented in terms of algorithm and coding gain based on the experiments. As a result of the experiment, the coding tools give the average bit saving of 8.8%, 0.4%, 0.4%, and 0.0%, respectively, in the low-delay coding mode.

A Capacitorless Low-Dropout Regulator With Enhanced Response Time (응답 시간을 향상 시킨 외부 커패시터가 없는 Low-Dropout 레귤레이터 회로)

  • Yeo, Jae-Jin;Roh, Jeong-Jin
    • Journal of IKEEE
    • /
    • v.19 no.4
    • /
    • pp.506-513
    • /
    • 2015
  • In this paper, an output-capacitorless, low-dropout (LDO) regulator is designed, which consumes $4.5{\mu}A$ quiescent current. Proposed LDO regulator is realized using two amplifier for good load regulation and fast response time, which provide high gain, high bandwidth, and high slew rate. In addition, a one-shot current boosting circuit is added for current control to charge and discharge the parasitic capacitance at the pass transistor gate. As a result, response time is improved during load-current transition. The designed circuit is implemented through a $0.11-{\mu}m$ CMOS process. We experimentally verify output voltage fluctuation of 260mV and recovery time of $0.8{\mu}s$ at maximum load current 200mA.