• 제목/요약/키워드: copper interconnection

검색결과 69건 처리시간 0.03초

구리 CMP 후 연마입자 제거에 버프 세정의 효과 (Effect of buffing on particle removal in post-Cu CMP cleaning)

  • 김영민;조한철;정해도
    • 대한기계학회:학술대회논문집
    • /
    • 대한기계학회 2008년도 추계학술대회A
    • /
    • pp.1880-1884
    • /
    • 2008
  • Cleaning is required following CMP (chemical mechanical planarization) to remove particles. The minimization of particle residue is required with each successive technology generation, and the cleaning of wafers becomes more complicated. In copper damascene process for interconnection structure, it utilizes 2-steop CMP consists of Cu CMP and barrier CMP. Such a 2-steps CMP process leaves a lot of abrasive particles on the wafer surface, cleaning is required to remove abrasive particles. In this study, the buffing is performed various conditions as a cleaning process. The buffing process combined mechanical cleaning by friction between a wafer and a buffing pad and chemical cleaning by buffing solution consists of tetramethyl ammonium hydroxide (TMAH)/benzotriazole(BTA).

  • PDF

통신 교환기 고밀도 접속용 탄성 압입 핀의 특성 평가 (Evaluation of Complaint Press-Fit pin for Telecommunications)

  • 신동필;정명영;홍성인
    • 대한기계학회:학술대회논문집
    • /
    • 대한기계학회 2000년도 추계학술대회논문집A
    • /
    • pp.481-485
    • /
    • 2000
  • A new type of compliant press-fit pin has been developed and evaluated for use packaging of electronic telecommunications equipments. Main requirements for design are defined the upper limit of pin insertion force and the lower limit of pin retention force. Upper limit of pin insertion force is set to protect the copper plate of the inner PTH wall. Lower limit of pin retention force is set to satisfy a wire-wrapping specification. Results are represented by insertion force and retention force variations according to the front angle, rear angle and material, etc.

  • PDF

3차원 실장을 위한 Non-PR 직접범핑법 (Non-PR direct bumping for 3D wafer stacking)

  • 전지헌;홍성준;이기주;이희열;정재필
    • 대한용접접합학회:학술대회논문집
    • /
    • 대한용접접합학회 2007년 추계학술발표대회 개요집
    • /
    • pp.229-231
    • /
    • 2007
  • Recently, 3D-electronic packaging by TSV is in interest. TSV(Through Silicon Via) is a interconnection hole on Si-wafer filled with conducting metal such as Copper. In this research, chips with TSV are connected by electroplated Sn bump without PR. Then chips with TSV are put together and stacked by the methode of Reflow soldering. The stacking was successfully done and had no noticeable defects. By eliminating PR process, entire process can be reduced and makes it easier to apply on commercial production.

  • PDF

차세대 반도체 표면 클리닝 기술들의 특성 및 전망

  • 이종명;조성호
    • 한국레이저가공학회지
    • /
    • 제4권3호
    • /
    • pp.22-29
    • /
    • 2001
  • A development of new surface clwaning technol ogies such as laser and aerosol in paeallel with the improvement of conventional wet mwthods becomes more essential in semiconductor industry due the confrontation of new challenges such as significant device shrink, environmental foralum inum do not work for copper as a new interconnection material, and more effective cleaning tools are required with decreasing the feature size less than 0.13 ㎛ as well as increasing the wafer size from 200 ㎜ to 300 ㎜. In this article, various cleaning techniques increasing laser cleaning are compared methodolgically hi order to understand their unique characteristics such as advantages and disadvantages according to the current clean ing issues. In particular, the current state of art of laser technique for semiconductors md prospects as a try cleaning method are described.

  • PDF

패키지 유형에 따른 솔더접합부의 열피로에 관한 연구 (A Study on the Thermal Fatigue of Solder Joint by Package Types)

  • 김경섭;신영의
    • Journal of Welding and Joining
    • /
    • 제17권6호
    • /
    • pp.78-83
    • /
    • 1999
  • Solder joint is the weakest part which connects in mechanically and electronically between package body and PCB(Printed Circuit Board). Recently, the reliability of solder joint become the most critical issue in surface mounted technology. The solder joint interconnection between plastic package and PCB is susceptible to shear stress during thermal storage due to the mismatch in coefficient of thermal expansion between plastic package and PCB. A general computational approach to determine the effect of solder joint shape on the fatigue life presented. The thermal fatigue life was estimated from the engelmaier equation which was obtained from the temperature cycling loading($-65^{\circ}C$ to $150^{\circ}C$). As result of the simulation, TSOP structure has the shortest thermal fatigue life and the same structure Copper lead has 2.5 times as much fatigue life as Alloy 42 lead. In BGA structure, fatigue life time extended 80 times when underfill material exists.

  • PDF

파워모듈의 TLP 접합 및 와이어 본딩 (TLP and Wire Bonding for Power Module)

  • 강혜준;정재필
    • 마이크로전자및패키징학회지
    • /
    • 제26권4호
    • /
    • pp.7-13
    • /
    • 2019
  • Power module is getting attention from electronic industries such as solar cell, battery and electric vehicles. Transient liquid phase (TLP) boding, sintering with Ag and Cu powders and wire bonding are applied to power module packaging. Sintering is a popular process but it has some disadvantages such as high cost, complex procedures and long bonding time. Meanwhile, TLP bonding has lower bonding temperature, cost effectiveness and less porosity. However, it also needs to improve ductility of the intermetallic compounds (IMCs) at the joint. Wire boding is also an important interconnection process between semiconductor chip and metal lead for direct bonded copper (DBC). In this study, TLP bonding using Sn-based solders and wire bonding process for power electronics packaging are described.

State of The Art in Semiconductor Package for Mobile Devices

  • Kim, Jin Young;Lee, Seung Jae
    • 한국전자파학회지:전자파기술
    • /
    • 제24권2호
    • /
    • pp.23-34
    • /
    • 2013
  • Over the past several decades in the microelectronics industry, devices have gotten smaller, thinner, and lighter, without any accompanying degradation in quality, performance, and reliability. One permanent and deniable trend in packaging as well as wafer fabrication industry is system integration. The proliferating options for system integration, recently, are driving change across the overall semiconductor industry, requiring more investment in developing, ramping and supporting new die-, wafer- and board-level solution. The trend toward 3D system integration and miniaturization in a small form factor has accelerated even more with the introduction of smartphones and tablets. In this paper, the key issues and state of the art for system integration in the packaging process are introduced, especially, focusing on ease transition to next generation packaging technologies like through silicon via (TSV), 3D wafer-level fan-out (WLFO), and chip-on-chip interconnection. In addition, effective solutions like fine pitch copper pillar and MEMS packaing of both advanced and legacy products are described with several examples.

구리의 선택적 전착에서 결정 입자의 크기가 전기적 접촉성에 미치는 영향 (Effect of the particle size on the electrical contact in selective electro-deposition of copper)

  • 황규호;이경일;주승기;강탁
    • 한국결정성장학회지
    • /
    • 제1권2호
    • /
    • pp.79-93
    • /
    • 1991
  • 초 고집적 회로의 시대로 접어들면서 지금까지의 금속선 형성 기술 및 배선 재료에 많은 문제점들이 나타나고 있다. 알루미늄의 대체 재료로서 검토되고 있는 구리를, 전기 화학적 방법에 의해 미세 접촉창에 선택적으로 충전함으로써 새로운 금속선 형성 기술을 제시하고자 하였다. 0.75M의 황산구리 수용액을 전해액으로 사용하여 p형 (100) 규소 박판위에 구리 전착막을 형성한 후 Alpha Step, 주사 전자 현미경, 4-탐침법을 사용하여 막의 두께, 입자 크기, 비저항을 측정함으로써 전착 시간, 전류 밀도, 첨가물로 사용한 젤라틴 농도가 전착막의 성질에 미치는 영향에 대해 조사하였다. 평균 전착 속도는 전류 밀도가 $ 2A/dm^2$일 때 0.5-0.6\mu\textrm{m}$/min 였고 구리 입자의 크기는 전류밀도 증가에 따라 증가하였다. 입자 크기 $4000{\AA}$이상에서 얻어진 비저항값은 3-6 Ω.cm였다. 젤라틴을 첨가하여 입자의 크기를 $0.1\mu\textrm{m}$이하로 감소시킴으로써 크기 $1\mu\textrm{m}$이하의 접촉장에 구리를 선택적으로 충전시키는데 성공하였다.

  • PDF

LTCC 보호층 형성에 따른 박막 전극패턴에 관한 연구 (Effect of Protective layer on LTCC Substrate for Thin Metal Film Patterns)

  • 김용석;유원희;장병규;박정환;유제광;오용수
    • 한국재료학회지
    • /
    • 제19권7호
    • /
    • pp.349-355
    • /
    • 2009
  • Metal thin film patterns on a LTCC substrate, which was connected through inner via and metal paste for electrical signals, were formed by a screen printing process that used electric paste, such as silver and copper, in a conventional method. This method brought about many problems, such as non uniform thickness in printing, large line spaces, and non-clearance. As a result of these problems, it was very difficult to perform fine and high resolution for high frequency signals. In this study, the electric signal patterns were formed with the sputtered metal thin films (Ti, Cu) on an LTCC substrate that was coated with protective oxide layers, such as $TiO_2$ and $SiO_2$. These electric signal patterns' morphology, surface bonding strength, and effect on electro plating were also investigated. After putting a sold ball on the sputtered metal thin films, their adhesion strength on the LTCC substrate was also evaluated. The protective oxide layers were found to play important roles in creating a strong design for electric components and integrating circuit modules in high frequency ranges.

고정입자 패드를 이용한 층간 절연막 CMP에 관한 연구 (The Study of ILD CMP Using Abrasive Embedded Pad)

  • 박재홍;김호윤;정해도
    • 한국정밀공학회:학술대회논문집
    • /
    • 한국정밀공학회 2001년도 춘계학술대회 논문집
    • /
    • pp.1117-1120
    • /
    • 2001
  • Chemical mechanical planarization(CMP) has emerged as the planarization technique of choice in both front-end and back-end integrated circuit manufacturing. Conventional CMP process utilize a polyurethane polishing pad and liquid chemical slurry containing abrasive particles. There have been serious problems in CMP in terms of repeatability and defects in patterned wafers. Since IBM's official announcement on Copper Dual Damascene(Cu2D) technology, the semiconductor world has been engaged in a Cu2D race. Today, even after~3years of extensive R&D work, the End-of-Line(EOL) yields are still too low to allow the transition of technology to manufacturing. One of the reasons behind this is the myriad of defects associated with Cu technology. Especially, dishing and erosion defects increase the resistance because they decrease the interconnection section area, and ultimately reduce the lifetime of the semiconductor. Methods to reduce dishing & erosion have recently been interface hardness of the pad, optimization of the pattern structure as dummy patterns. Dishing & erosion are initially generated an uneven pressure distribution in the materials. These defects are accelerated by free abrasive and chemical etching. Therefore, it is known that dishing & erosion can be reduced by minimizing the abrasive concentration. Minimizing the abrasive concentration by using Ce$O_2$ is the best solution for reducing dishing & erosion and for removal rate. This paper introduce dishing & erosion generating mechanism and a method for developing a semi-rigid abrasive pad to minimize dishing & erosion during CMP.

  • PDF