• Title/Summary/Keyword: charge pump

Search Result 296, Processing Time 0.029 seconds

Design of an EEPROM for a MCU with the Wide Voltage Range

  • Kim, Du-Hwi;Jang, Ji-Hye;Jin, Liyan;Ha, Pan-Bong;Kim, Young-Hee
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.10 no.4
    • /
    • pp.316-324
    • /
    • 2010
  • In this paper, we design a 256 kbits EEPROM for a MCU (Microcontroller unit) with the wide voltage range of 1.8 V to 5.5 V. The memory space of the EEPROM is separated into a program and data region. An option memory region is added for storing user IDs, serial numbers and so forth. By making HPWs (High-voltage P-wells) of EEPROM cell arrays with the same bias voltages in accordance with the operation modes shared in a double word unit, we can reduce the HPW-to-HPW space by a half and hence the area of the EEPROM cell arrays by 9.1 percent. Also, we propose a page buffer circuit reducing a test time, and a write-verify-read mode securing a reliability of the EEPROM. Furthermore, we propose a DC-DC converter that can be applied to a MCU with the wide voltage range. Finally, we come up with a method of obtaining the oscillation period of a charge pump. The layout size of the designed 256 kbits EEPROM IP with MagnaChip's 0.18 ${\mu}m$ EEPROM process is $1581.55{\mu}m{\times}792.00{\mu}m$.

Design of a UHF-Band CMOS Fractional-N Frequency Synthesizer Using a Ring-Type VCO (Ring VCO를 사용한 UHF 대역 CMOS Fractional-N 주파수합성기 설계)

  • Chu, H.S.;Seo, H.T.;Park, S.J.;Kim, K.H.;Kang, H.C.;Yu, C.G.
    • Proceedings of the KIEE Conference
    • /
    • 2008.10b
    • /
    • pp.215-216
    • /
    • 2008
  • In this paper, we describe a UHF-band CMOS fractional-N frequency synthesizer using a ring - type VCO. It has been designed using $0.18{\m}m$ CMOS technology. First, The newly designed charge-pump circuit includes an OTA for matching between the upper current and the lower current In addition, a ring - type VCO is also used for small chip sire. The simulation results show that the designed circuit has a phase noise of -109.53dBc/Hz at 1MHz offset and consumes 19.4mA from a 1.8V supply. The lock time is less than 30usec and the chip size is $0.45mm{\times}0.5mm$.

  • PDF

A Design of an Integer-N Dual-Loop Phase.Delay Locked Loop (이중루프 위상.지연고정루프 설계)

  • Choi, Young-Shig;Choi, Hyek-Hwan
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.15 no.7
    • /
    • pp.1552-1558
    • /
    • 2011
  • In this paper, a dual-loop Integer-N phase-delay locked loop(P DLL) architecture has been proposed using a low power consuming voltage controlled delay line(VCDL). The P DLL can have the LF of one small capacitance instead of the conventional second or third-order LF which occupies a large area. The proposed dual-loop P DLL can have a small gain VCDL by controlling the magnitude of capacitor and charge pump current on the loop of VCDL. The proposed dual-loop P DLL has been designed based on a 1.8V $0.18{\mu}m$ CMOS process and proved by Hspice simulation.

A Study of Optimal Fuel-Mix Considering Power Generation Operation (발전기 출력특성을 고려한 최적전원구성 연구)

  • Jung, Young-Beom;Kim, Kil-Sin;Park, Chang-Ho;Yoon, Yong-Beom
    • Journal of the Korean Institute of Illuminating and Electrical Installation Engineers
    • /
    • v.25 no.10
    • /
    • pp.28-37
    • /
    • 2011
  • Though Korea has introduced CBP(Cost Based pool) power trading system since 2001, long-term Generation system planning has been executed by government for Cost minimization every 2 years. Until currently the model which is used for Generation system planning and best-mix only considers cost minimization and total yearly or quarterly electricity demand every year. In a view point of one day power supply operation, technical characteristics, like the ramp up/down rate of total generation system, minimum up/down time and GFRQ(Governor Free Response Quantity), are very important. this paper analyzes Optimal Fuel-Mix for 2022 Korea generation system satisfying these constraints of each fuel type and considering pump storage plants, construction cost and $CO_2$ emission charge Using MILP(Mixed Integer Linear Programming) method. Also the sensitivity analysis which follows in future power industry environmental change accomplished.

A 32nm and 0.9V CMOS Phase-Locked Loop with Leakage Current and Power Supply Noise Compensation

  • Kim, Kyung-Ki;Kim, Yong-Bin
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.7 no.1
    • /
    • pp.11-19
    • /
    • 2007
  • This paper presents two novel compensation circuits for leakage current and power supply noise (PSN) in phase locked loop (PLL) using a nanometer CMOS technology. The leakage compensation circuit reduces the leakage current of the charge pump circuit which becomes more serious problem due to the thin gate oxide and small threshold voltage in nanometer CMOS technology and the PSN compensation circuit decreases the effect of power supply variation on the output frequency of VCO. The PLL design is based on a 32nm predictive CMOS technology and uses a 0.9V power supply voltage. The simulation results show that the proposed PLL achieves a 88% jitter reduction at 440MHz output frequency compared to the PLL without leakage compensator and its output frequency drift is little to 20% power supply voltage variations. The PLL has an output frequency range of $40M{\sim}725MHz$ with a multiplication range of 11023, and the RMS and peak-to-peak jitter are 5ps and 42.7ps, respectively.

A CMOS Hysteretic DC-DC Buck Converter with a Constant Switching Frequency

  • Jeong, Taejin;Yoon, Kwang S.
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.15 no.4
    • /
    • pp.471-476
    • /
    • 2015
  • This paper describes a CMOS hysteretic DC-DC buck converter with a constant switching frequency for mobile applications. The inherent problems of a large output ripple voltage that the conventional hysteretic DC-DC buck converters has faced have been resolved by using the proposed DC-DC buck converter which employed a ramp generator circuit to be able to increase a switching frequency. The proposed architecture enables the settling response time of charge pump circuit within the converter to become less than 6us suitable for mobile applications. The proposed DC-DC buck converter was implemented by using 0.35 um BCDMOS process and die size was $1.37mm{\times}1.37mm$. The measurement results showed that the proposed circuit received the input of 3.7 V and generated output of 1.2 V with the output ripple voltages less than 20 mV under load currents of 100~400 mA at the fixed switching frequency of 2 MHz. The maximum efficiency of the proposed hysteretic buck converter was measured to be around 93%.

Electronic Ballast using Current-Fed Push-Pull Resonant Inverter with Single-Stage Power Factor Correction Circuit (전류원 방식 푸시-풀 공진형 인버터로 구성된 단일단 고역률 형광등용 전자식 안정기)

  • Chae, Gyun;Ryoo, Tae-Ha;Cho, Gyu-Hyeong
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.5 no.5
    • /
    • pp.501-507
    • /
    • 2000
  • A nobel low-cost, simple and unity-power-factor electronic ballast is presented. The proposed electronic ballast employs a bypassing capacitor- and load networks composed of ballast capacitors and small charge pump capacitors as power factor correction circuit combined with the secondary winding of the transformer in the self-excited current-fed push-pull resonant inverter(CF-PPRI), resulting in cost-effectiveness and higher efficiency. By analyzing the princip1es of power factor correction mathematically, optimum design guidelines are presented. Since the lamps are used in power factor correction stage, the input power is automatically adjusted according to the number of the lamps.

  • PDF

Design of low jitter CDR using a single edge binary phase detector (단일 에지 이진위상검출기를 사용한 저 지터 클록 데이터 복원 회로 설계)

  • An, Taek-Joon;Kong, In-Seok;Im, Sang-Soon;Kang, Jin-Ku
    • Journal of IKEEE
    • /
    • v.17 no.4
    • /
    • pp.544-549
    • /
    • 2013
  • This paper describes a modified binary phase detector (Bang-Bang phase detector - BBPD) for jitter reduction in clock and data recovery (CDR) circuits. The proposed PD reduces ripples in the VCO control voltage resulting in reduced jitter for CDR circuits. A 2.5 Gbps CDR circuit with a proposed BBPD has been designed and verified using Dongbu $0.13{\mu}m$ CMOS technology. Simulation shows the CDR with proposed PD recovers data with peak-to-peak jitter of 10.96ps, rms jitter of 0.86ps, and consumes 16.9mW.

Design of A 1.8-V CMOS Frequency Synthesizer for WCDMA

  • Lee, Young-Mi;Lee, Ju-Sang;Ju, Ri-A;Jang, Bu-Cheol;Yu, Sang-Dae
    • Proceedings of the IEEK Conference
    • /
    • 2002.07b
    • /
    • pp.1312-1315
    • /
    • 2002
  • This research describes the design of a fully integrated fractional-N frequency synthesizer intended for the local oscillator in IMT-2000 system using 0.18-$\mu\textrm{m}$ CMOS technology and 1.8-V single power supply. The designed fractional-N synthesizer contains following components. Modified charge pump uses active cascode transistors to achieve the high output impedance. A multi-modulus prescaler has modified ECL-like D flip-flop with additional diode-connected transistors for short transient time and high frequency operation. And phase-frequency detector, integrated passive loop filter, LC-tuned VCO having a tuning range from 1.584 to 2.4 ㎓ at 1.8-V power supply, and higher-order sigma-delta modulator are contained. Finally, designed frequency synthesizer provides 5 ㎒ channel spacing with -122.6 dBc/Hz at 1 ㎒ in the WCDMA band and total output power is 28 mW.

  • PDF

Design of clock/data recovery circuit for optical communication receiver (광통신 수신기용 클럭/데이타 복구회로 설계)

  • Lee, Jung-Bong;Kim, Sung-Hwan;Choi, Pyung
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.33A no.11
    • /
    • pp.1-9
    • /
    • 1996
  • In the following paper, new architectural algorithm of clock and data recovery circuit is proposed for 622.08 Mbps optical communication receiver. New algorithm makes use of charge pump PLL using voltage controlled ring oscillator and extracts 8-channel 77.76 MHz clock signals, which are delayed by i/8 (i=1,2, ...8), to convert and recover 8-channel parallel data from 662.08 Mbps MRZ serial data. This circuit includes clock genration block to produce clock signals continuously even if input data doesn't exist. And synchronization of data and clock is doen by the method which compares 1/2 bit delayed onput data and decided dta by extracted clock signals. Thus, we can stabilize frequency and phase of clock signal even if input data is distorted or doesn't exist and simplify receiver architecture compared to traditional receiver's. Also it is possible ot realize clock extraction, data decision and conversion simulataneously. Verification of this algorithm is executed by DESIGN CENTER (version 6.1) using test models which are modelized by analog behavior modeling and digital circuit model, modified to process input frequency sufficiently, in SPICE.

  • PDF