• 제목/요약/키워드: ULSI

검색결과 200건 처리시간 0.021초

구리 기반의 배선에서의 그래핀 활용 연구

  • 홍주리;이태윤
    • 한국재료학회:학술대회논문집
    • /
    • 한국재료학회 2012년도 춘계학술발표대회
    • /
    • pp.89.1-89.1
    • /
    • 2012
  • 실리콘 반도체의 Ultra large scale integration (ULSI) 기술 및 소자의 나노스케일화에 따라 배선 금속 물질로 사용하던 알루미늄 보다 낮은 비저항을 가지면서 금속의 전자이동효과에 잘 견딜 수 있는 차세대 배선 물질로서 구리가 큰 주목을 받고 있다. 하지만 구리의 경우, 높은 확산성을 가지기 때문에 열처리 과정에서 구리 실리사이드가 형성되는 등 소자의 신뢰성 및 성능을 감소시키므로, 이를 방지하기 위한 확산 방지막이 필요하다. IC의 배선에서 사용되는 기존의 확산 방지막은 Ta, TaN, TiN, TiW, TaSiN 등으로, 대부분 금속으로 이루어져 있기 때문에 증착 장비를 이용하여 두께를 조절하는 기술, 박막의 질을 최적화 하는 과정이 필요하며, 증착 과정 중에서 불순물이 함께 증착되거나 실리사이드가 형성되는 등의 단점을 가진다. 구리 기반의 배선 물질에서 문제될 수 있는 또 한가지의 이슈는 소자의 나노스케일화에 따른 배선 선폭의 감소로 인하여 확산 방지막 두께 또한 감소되어야 하는 것으로서, 확산 방지막의 두께가 감소함에 따른 방지막의 균일성 감소, 연속성 등이 큰 문제로 작용할 수 있어 이를 해결하기 위한 새로운 기술 또는 새로운 확산 방지막 물질의 개발이 시급한 실정이다. 본 연구에서는 구리/실리콘 구조에서 금속의 실리콘 박막 내로의 확산 및 실리사이드 형성을 방지하기 위하여 그래핀을 확산 보호막으로서 사용하였다. 그래핀은 화학기상증착법을 이용하여 한 겹에서 수 겹으로 성장되었으며, PMMA 물질을 이용하여 실리콘 기판에 전사되었다. 구리/그래핀/실리콘 구조의 샘플을 500 ~ 800도의 온도 범위에서 열처리 하였고, 구리 실리사이드 형성 여부를 XRD로 분석하였다. 또한 TEM 분석을 통해 구리 실리사이드의 형성 모양을 관측하였다.

  • PDF

Si-O 초격자 다이오드의 전기적 특성 (Electrical Characteristics of Si-O Superlattice Diode)

  • 박성우;서용진;정소영;박창준;김기욱;김상용
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2002년도 추계학술대회 논문집 Vol.15
    • /
    • pp.175-177
    • /
    • 2002
  • Electrical characteristics of the Si-O superlattice diode as a function of annealing conditions have been studied. The nanocrystalline silicon/adsorbed oxygen superlattice formed by molecular beam epitaxy (MBE) system. Consequently, the experimental results of superlattice diode with multilayer Si-O structure showed the stable and good insulating behavior with high breakdown voltage. This is very useful promise for Si-based optoelectronic and quantum device as well as for the replacement of silicon-on-insulator (SOI) in ultra high speed and lower power CMOS devices in the future, and it can be readily integrated with silicon ULSI processing.

  • PDF

재활용 슬러리를 사용한 2단계 CMP 특성 (Characteristics of 2-Step CMP (Chemical Mechanical Polishing) Process using Reused Slurry)

  • 이경진;서용진;최운식;김기욱;김상용;이우선
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2002년도 추계학술대회 논문집 Vol.15
    • /
    • pp.39-42
    • /
    • 2002
  • Recently, CMP (chemical mechanical polishing) technology has been widely used for global planarization of multi-level interconnection for ULSI applications. However, COO (cost of ownership) and COC (cost of consumables) were relatively increased because of expensive slurry. In this paper, we have studied the possibility of recycle of reused silica slurry in order to reduce the costs of CMP slurry. The post-CMP thickness and within-wafer non-uniformity(WIWNU) were measured as a function of different slurry composition. As a experimental result, the performance of reused slurry with annealed silica abrasive of 2 wt% contents was showed high removal rate and low non-uniformity. Therefore, we propose two-step CMP process as follows In the first-step CMP, we can polish the thick and rough film surface using remaked slurry, and then, in the second-step CMP, we can polish the thin film and fine pattern using original slurry. In summary, we can expect the saving of high costs of slurry.

  • PDF

제조 조건에 따른 습도센서용 질화탄소막의 정전용량-전압 특성 (Capacitance-Voltage Characteristics of Carbon Nitride Films for Humidity Sensors According to Deposition Condition)

  • 김성엽;이지공;이성필
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2006년도 영호남 합동 학술대회 및 춘계학술대회 논문집 센서 박막 기술교육
    • /
    • pp.152-155
    • /
    • 2006
  • Carbon nitride ($CN_X$) films were prepared by reactive RF magnetron sputtering system at various deposition conditions and the C-V characteristics of MIS(metal - insulator - semiconductor) capacitors that have the structures of Al/$CN_x$/p-Si/Al and Al/$CN_x$/$Si_3N_4$/p-Si/Al were investigated. The resistivity of carbon nitride was above $2.40{\times}10^8{\Omega}{\cdot}cm$ at room temperature. The C-V plot showed a typical capacitance-voltage characteristics of semiconductor insulating layers, while it showed hysterisis due to interface charges. Amorphous carbon nitride (a-$CN_x$) films, that have relatively high resistivity and low dielectric constant could be useful as interlayer insulator materials of VLSI(very large-scale integration) and ULSI(ultra large-scale integration).

  • PDF

반도체 산업용 나노기공 함유 유기실리카 박막

  • 차국헌;윤도영;이진규;이희우
    • 한국결정학회:학술대회논문집
    • /
    • 한국결정학회 2002년도 정기총회 및 추계학술연구발표회
    • /
    • pp.48-48
    • /
    • 2002
  • It is generally accepted that ultra low dielectric interlayer dielectric materials (k < 2.2) will be necessary for ULSI advanced microelectronic devices after 2003, according to the International Technology Roadmap for Semiconductors (ITRS) 2000. A continuous reduction of dielectric constant is believed to be possible only by incorporating nanopores filled with air (k = 1.0) into electrically insulating matrices such as poly(methyl silsesquioxane) (PMSSQ). The nanopo.ous low dielectric films should have excellent material properties to survive severe mechanical stress conditions imposed during the advanced semiconductor processes such as chemical mechanical planarization process and multilayer fabrication. When air is incorporated into the films for lowering k, their mechanical strength has inevitably to be sacrificed. To minimize this effect, the nanopores are controlled to exist in the film as closed cells. The micromechanical properties of the nanoporous thin films are considered more seriously than ever, particularly for ultra low dielectric applications. In this study, three approaches were made to design and develop nanoporous low dielectric films with improved micromechanical properties: 1) wall density increase of nanoporous organosilicate film by copolymerization of carbon bridged comonomers; 2) incorporation of sacrificial phases with good miscibility; 3) selective surface modification by plasma treatment. Nanoporous low-k films were prepared with copolymerized PMSSQ and star-shaped sacrificial organic molecules, both of which were synthesized to control molecular weight and functionality. The nanoporous structures of the films were observed using field emission scanning electron microscopy, cross-sectional transmission electron microscopy, atomic force microscopy, and positronium annihilation lifetime spectroscopy(PALS). Micromechanical characterization was performed using a nanoindentor to measure hardness and modulus of the films.

  • PDF

ILD CMP 공정중 발생하는 Scratch 발생기구에 관한 연구 (Formation mechanism of scratches on ILD CMP)

  • 김인곤;최재건;박진구
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2008년도 하계학술대회 논문집 Vol.9
    • /
    • pp.119-120
    • /
    • 2008
  • ILD CMP process has been well accepted for the planarization of the dielectric oxide film and becomes a critical process in ULSI manufacturing due to the rapid shrinkage of the design rule for the device. In total manufacturing process steps for a device, the proportion of ILD CMP process has been gradually increased. Ever since ILD CMP has been introduced, the scratches have been a major defects on polished surfaces which cause the electrical shorts between vias or metal lines [1,2]. It was reported that micro-scratches are caused by large, irregularly shaped particles during CMP process. Therefore, most of the CMP users have used < 5 m POU filter to remove and reduce the scratch source from the slurry. However, the scratch has always been the biggest concern in ILD polishing whatever preventive actions are taken. Silica and ceria slurries are widely used for ILD CMP process. There are not much differences in generated scratches and their formation mechanism. In this study, the scratches were investigated as a function of polishing conditions with possible explanation on formation mechanism in ILD CMP.

  • PDF

실리카 연마제가 첨가된 재활용 슬러리를 사용한 2단계 CMP 특성 (Characteristics of 2-Step CMP (Chemical Mechanical Polishing) Process using Reused Slurry by Adding of Silica Abrasives)

  • 서용진;이경진;최운식;김상용;박진성;이우선
    • 한국전기전자재료학회논문지
    • /
    • 제16권9호
    • /
    • pp.759-764
    • /
    • 2003
  • Recently, CMP (chemical mechanical polishing) technology has been widely used for global planarization of multi-level interconnection for ULSI applications. However, COO (cost of ownership) and COC (cost of consumables) were relatively increased because of expensive slurry. In this paper, we have studied the possibility of recycle of roused silica slurry in order to reduce the costs of CMP slurry. The post-CMP thickness and within-wafer non-uniformity (WIWNU) wore measured as a function of different slurry composition. As an experimental result, the performance of reused slurry with annealed silica abrasive of 2 wt% contents was showed high removal rate and low non-uniformity. Therefore, we propose two-step CMP process as follows , In tile first-step CMP, we can polish the thick and rough film surface using remaked slurry, and then, in the second-step CMP, we can polish the thin film and fine pattern using original slurry. In summary, we can expect the saying of high costs of slurry.

최적 가공 조건 선정을 위한 300mm 웨이퍼 폴리싱의 가공특성 연구 (The Study on the Machining Characteristics of 300mm Wafer Polishing for Optimal Machining Condition)

  • 원종구;이정택;이은상
    • 한국공작기계학회논문집
    • /
    • 제17권2호
    • /
    • pp.1-6
    • /
    • 2008
  • In recent years, developments in the semiconductor and electronic industries have brought a rapid increase in the use of large size silicon wafer. For further improvement of the ultra precision surface and flatness of Si wafer necessary to high density ULSI, it is known that polishing is very important. However, most of these investigation was experiment less than 300mm diameter. Polishing is one of the important methods in manufacturing of Si wafers and in thinning of completed device wafers. This study reports the machining variables that has major influence on the characteristic of wafer polishing. It was adapted to polishing pressure, machining speed, and the slurry mix ratio, the optimum condition is selected by ultra precision wafer polishing using load cell and infrared temperature sensor. The optimum machining condition is selected a result data that use a pressure and table speed data. By using optimum condition, it achieves a ultra precision mirror like surface.

저유전물질로의 응용을 휘한 규칙성 메조포러스 실리카 박막에의 HMDS 처리 (HMDS Treatment of Ordered Mesoporous Silica Film for Low Dielectric Application)

  • 하태정;최선규;유병곤;박영호
    • 한국세라믹학회지
    • /
    • 제45권1호
    • /
    • pp.48-53
    • /
    • 2008
  • In order to reduce signal delay in ULSI, an intermetal material of low dielectric constant is required. Ordered mesoporous silica film is proper to intermetal dielectric due to its low dielectric constant and superior mechanical properties. The ordered mesoporous silica film prepared by TEOS (tetraethoxysilane) / MTES (methyltriethoxysilane) mixed silica precursor and Brij-76 surfactant was surface-modified by HMDS (hexamethyldisilazane) treatment to reduce its dielectric constant. HMDS can substitute $-Si(CH_3)_3$ groups for -OH groups on the surface of silica wall. In order to modify interior silica wall, HMDS was treated by two different processes except the conventional spin coating. One process is that film is dipped and stirred in HMDS/n-hexane solution, and the other process is that film is exposed to evaporated HMDS. Through the investigation with different HMDS treatment, it was concluded that surface modification in evaporated HMDS was more effective to modify interior silica wall of nano-sized pores.

STI-CMP 공정에서 Consumable의 영향 (Effects of Consumable on STI-CMP Process)

  • 김상용;박성우;정소영;이우선;김창일;장의구;서용진
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2001년도 추계학술대회 논문집
    • /
    • pp.185-188
    • /
    • 2001
  • Chemical mechanical polishing(CMP) process is widely used for global planarization of inter-metal dielectric (IMD) layer and inter-layer dielectric (ILD) for deep sub-micron technology. However, as the IMD and ILD layer gets thinner, defects such as micro-scratch lead to severe circuit failure, which affect yield. In this paper, for the improvement of CMP Process, deionized water (DIW) pressure, purified $N_2$ (P$N_2$) gas, slurry filter and high spray bar were installed. Our experimental results show that DIW pressure and P$N_2$ gas factors were not related with removal rate, but edge hot-spot of patterned wafer had a serious relation. Also, the filter installation in CMP polisher could reduce defects after CMP process, it is shown that slurry filter plays an important role in determining consumable pad lifetime. The filter lifetime is dominated by the defects. However, the slurry filter is impossible to prevent defect-causing particles perfectly. Thus, we suggest that it is necessary to install the high spray bar of de-ionized water (DIW) with high pressure, to overcome the weak-point of slurry filter. Finally, we could expect the improvements of throughput, yield and stability in the ULSI fabrication process.

  • PDF