• 제목/요약/키워드: Thin Film Transistor Electrodes

검색결과 66건 처리시간 0.029초

Mutual Coupling Capacitance and Cross-talk in TFT-LCD

  • Yun, Young-Jun;Jung, Soon-Shin;Kim, Tae-Hyung;Roh, Won-Yeol;Choi, Jong-Sun
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2000년도 제1회 학술대회 논문집
    • /
    • pp.71-72
    • /
    • 2000
  • The design of large area thin film transistor liquid crystal displays (TFT-LCDs) requires consideration of cross-talks between the data lines and pixel electrodes. These limits are imposed by the mutual coupling capacitances present in a pixel. The mutual coupling capacitance causes a pixel voltage error. In this study, semi-empirical model, which is adopted from VLSI interconnection capacitance calculations, is used to calculate mutual coupling capacitances. With calculated mutual coupling capacitances and arbitrary given image pattern, the root mean square (RMS) voltage of pixel is calculated to see vertical cross-talk from the first to the last column. The information obtained this study can be utilized to design the larger area and finer image quality panel.

  • PDF

Monolithic Integration of Arrays of Single Walled Carbon Nanotubes and Sheets of Graphene

  • 홍석원
    • 한국재료학회:학술대회논문집
    • /
    • 한국재료학회 2012년도 춘계학술발표대회
    • /
    • pp.68.2-68.2
    • /
    • 2012
  • We present a scheme for monolithically integrating aligned arrays of single walled carbon nanotubes (SWNTs) with sheets of graphene, for use in electronic devices. Here, the graphene and arrays of SWNTs are formed separately, using chemical vapor deposition techniques onto different, optimized growth substrates. Techniques of transfer printing provide a route to integration, yielding two terminal devices and transistors in which patterned structures of graphene form the electrodes and the SWNTs arrays serve as the semiconductor. Electrical testing and analysis reveal the properties of optically transparent transistors that use this design, thereby giving insights into the nature of contacts between graphene and SWNTs.

  • PDF

Fabrication of 1-${\mu}m$ channel length OTFTs by microcontact printing

  • Shin, Hong-Sik;Baek, Kyu-Ha;Yun, Ho-Jin;Ham, Yong-Hyun;Park, Kun-Sik;Lee, Ga-Won;Lee, Hi-Deok;Wang, Jin-Suk;Lee, Ki-Jun;Do, Lee-Mi
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2009년도 9th International Meeting on Information Display
    • /
    • pp.1118-1121
    • /
    • 2009
  • We have fabricated inverted staggered pentacene Thin Film Transistor (TFT) with 1-${\mu}m$ channel length by micro contact printing (${\mu}$-CP) method. Patterning of micro-scale source/drain electrodes without etching was successfully achieved using silver nano particle ink, Polydimethylsiloxane (PDMS) stamp and FC-150 flip chip aligner-bonder. Sheet resistance of the printed Ag nano particle films were effectively reduced by two step annealing at $180^{\circ}C$.

  • PDF

TFT-LCD 특성에 미치는 Capacitive Cross-talk의 영향에 대한 시뮬레이션 (Simulations of Capacitive Cross-talk Effects on TFT-LCD Operational Characteristics)

  • 윤영준;정순신;김태형;최종선
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 1999년도 추계학술대회 논문집
    • /
    • pp.557-560
    • /
    • 1999
  • The design of large area thin film transistor liquid crystal displays (TFT-LCDs) requires consideration of cross-talks between the data lines and pixel electrodes. These limits are imposed by the parasitic capacitive elements present in a pixel. The capacitive coupling of the data line signal onto the pixel causes a pixel voltage error. In this study semi-empirical capacitance model which is adopted from VLSI interconnection capacitance calculations was used to calculate mutual coupling capacitances. With calculated mutual coupling capacitances and given image pattern, the root mean square(RMS) voltage of pixel is calculated to see vertical cross-talk from the first to the last column. The information obtained from this study could be utilized to design the larger area and finer image quality panel.

  • PDF

다양한 공정 방법으로 제작된 다결정 실리콘 박막 트랜지스터 단위 CMOS 회로의 특성 (Characteristics of Polycrystalline Silicon TFT Unitary CMOS Circuits Fabricated with Various Technology)

  • 유준석;박철민;전재홍;한민구
    • 대한전기학회논문지:전기물성ㆍ응용부문C
    • /
    • 제48권5호
    • /
    • pp.339-343
    • /
    • 1999
  • This paper reports the characteristics of poly-Si TFT unitary CMOS circuits fabricated with various techniques, in order to investigate the optimum process conditions. The active films were deposited by PECVD and LPCVD using $SiH_4\; and\; Si_2H_6$ as source gas, and annealed by SPC and ELA methods. The impurity doping of the oource and drain electrodes was performed by ion implantation and ion shower. In order to investigate the AC characteristics of the poly-Si TFTs processed with various methods, we have examined the current driving characteristics of the polt-Si TFT and the frequency characteristics of 23-stage CMOS ring oscillators. Ithas been observed that the circuits fabricated using $Si_2H_6$ with low-temperature process of ELA exhibit high switching speed and current driving performances, thus suitable for real application of large area electronics.

  • PDF

Printing Technologies for the Gate and Source/Drain Electrodes of OTFTs

  • Lee, Myung-Won;Lee, Mi-Young;Song, Chung-Kun
    • Journal of Information Display
    • /
    • 제10권3호
    • /
    • pp.131-136
    • /
    • 2009
  • This is a report on the fabrication of a flexible OTFT backplane for electrophoretic display (EPD) using a printing technology. A practical printing technology for a polycarbonate substrate was developed by combining the conventional screen and inkjet printing technologies with the wet etching and oxygen plasma processes. For the gate electrode, the screen printing technology with Ag ink was developed to define the minimum line width of ${\sim}5{\mu}m$ and the thickness of ${\sim}70nm$ with the resistivity of ${\sim}10^{-6}{\Omega}{\cdot}cm$, which are suitable for displays with SVGA resolution. For the source and drain (S/D) electrodes, PEDOT:PSS, whose conductivity was drastically enhanced to 450 S/cm by adding 10 wt% glycerol, was adopted. In addition, the modified PEDOT:PSS could be neatly confined in the specific S/D electrode area that had been pretreated with oxygen. The OTFTs that made use of the developed printing technology produced a mobility of ${\sim}0.13cm^2/Vs.ec$ and an on/off current ratio of ${\sim}10^6$, which are comparable to those using thermally evaporated Au for the S/D electrode.

Flexibility Improvement of InGaZnO Thin Film Transistors Using Organic/inorganic Hybrid Gate Dielectrics

  • Hwang, B.U.;Kim, D.I.;Jeon, H.S.;Lee, H.J.;Lee, N.E.
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2012년도 제42회 동계 정기 학술대회 초록집
    • /
    • pp.341-341
    • /
    • 2012
  • Recently, oxide semi-conductor materials have been investigated as promising candidates replacing a-Si:H and poly-Si semiconductor because they have some advantages of a room-temperature process, low-cost, high performance and various applications in flexible and transparent electronics. Particularly, amorphous indium-gallium-zinc-oxide (a-IGZO) is an interesting semiconductor material for use in flexible thin film transistor (TFT) fabrication due to the high carrier mobility and low deposition temperatures. In this work, we demonstrated improvement of flexibility in IGZO TFTs, which were fabricated on polyimide (PI) substrate. At first, a thin poly-4vinyl phenol (PVP) layer was spin coated on PI substrate for making a smooth surface up to 0.3 nm, which was required to form high quality active layer. Then, Ni gate electrode of 100 nm was deposited on the bare PVP layer by e-beam evaporator using a shadow mask. The PVP and $Al_2O_3$ layers with different thicknesses were used for organic/inorganic multi gate dielectric, which were formed by spin coater and atomic layer deposition (ALD), respectively, at $200^{\circ}C$. 70 nm IGZO semiconductor layer and 70 nm Al source/drain electrodes were respectively deposited by RF magnetron sputter and thermal evaporator using shadow masks. Then, IGZO layer was annealed on a hotplate at $200^{\circ}C$ for 1 hour. Standard electrical characteristics of transistors were measured by a semiconductor parameter analyzer at room temperature in the dark and performance of devices then was also evaluated under static and dynamic mechanical deformation. The IGZO TFTs incorporating hybrid gate dielectrics showed a high flexibility compared to the device with single structural gate dielectrics. The effects of mechanical deformation on the TFT characteristics will be discussed in detail.

  • PDF

$C_{60}$(buckminsterfullurene) 홀주입층을 적용한 유기박막트랜지스터의 성능향상 (Performance enhancement of Organic Thin Film Transistor using $C_{60}$ hole injection layer)

  • 이문석
    • 대한전자공학회논문지SD
    • /
    • 제45권5호
    • /
    • pp.19-25
    • /
    • 2008
  • 본 연구에서는 유기반도체인 펜타센과 소스-드레인 금속전극사이에 $C_{60}$을 홀주입층으로 적용한 유기박막트랜지스터를 제작하여 $C_{60}$을 삽입하지 않은 소자와의 전기적특성을 비교하였다. $C_{60}/Au$ 이중전극을 사용한 소자의 경우 Au단일전극을 사용한 소자와 비교하였을 때 전하이동도는 0.298 $cm^2/V{\cdot}s$에서 0.452 $cm^2/V{\cdot}s$ 문턱전압의 경우 -13.3V에서 -10.8V로 향상되었으며, contact resistance를 추출하여 비교하였을 경우 감소함을 확인할 수 있었다. 이러한 성능의 향상은 $C_{60}$을 Au와 pentacene 사이에 삽입하였을 경우 Au-pentacene 간의 원하지 않는 화학적 반응을 막아줌으로써 홀 주입장벽를 감소시켜 홀 주입이 향상되었기 때문이다. 또한 Al을 전극으로 적용한 OTFT도 제작하였다. 기존에 Al은 OTFT에 단일전극으로 사용하였을 경우 둘간의 높은 홀 주입장벽으로 인해 채널이 거의 형성되지 않았으나, $C_{60}/Al$ 이중전극을 사용한 소자의 경우 전하이동도와 전류점멸비은 0.165 $cm^2/V{\cdot}s$, $1.4{\times}10^4$ 으로써 Al를 단일전극으로 사용하는 소자의 전기적 특성에 비해 크게 향상되어진 소자를 제작할 수 있었다. 이는 $C_{60}$과 Al이 접합시에 interface dipole의 형성으로 Al의 vacuum energy level이 변화로 인한 Al의 work function이 증가되어 pentacene과 Al간의 hole injection barrier가 감소되었기 때문이다.

Photo Resistor Reflow 방법을 이용한 오프셋 마스크를 이용하지 않는 새로운 자기 정합 폴리 실리콘 박막 트랜지스터 (Self-aligned Offset Gated Poly-Si TFTs by Employing a Photo Resistor Reflow Process)

  • 박철민;민병혁;한민구
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1995년도 하계학술대회 논문집 C
    • /
    • pp.1085-1087
    • /
    • 1995
  • A large leakage current may be one of the critical issues for poly-silicon thin film transistors(poly-Si TFTs) for LCD applications. In order to reduce the leakage current of poly-Si TFTs, several offset gated structures have been reported. However, those devices, where the offset length in the source region is not same as that in the drain region, exhibit the asymmetric electrical performances such as the threshold voltage shift and the variation of the subthreshold slope. The different offset length is caused by the additional mask step for the conventional offset structures. Also the self-aligned implantation may not be applicable due to the mis-alignment problem. In this paper, we propose a new fabrication method for poly-Si TFTs with a self-aligned offset gated structure by employing a photo resistor reflow process. Compared with the conventional poly-Si TFTs, the device is consist of two gate electrodes, of which one is the entitled main gate where the gate bias is employed and the other is the entitled subgate which is separate from both sides of the main gate. The poly-Si channel layer below the offset oxide is protected from the injected ion impurities for the source/drain implantation and acts as an offset region of the proposed device. The key feature of our new device is the offset lesion due to the offset oxide. Our experimental results show that the offset region, due to the photo resistor reflow process, has been successfully obtained in order to fabricate the offset gated poly-Si TFTs. The advantages of the proposed device are that the offset length in the source region is the same as that in the drain region because of the self-aligned implantation and the proposed device does not require any additional mask process step.

  • PDF

FALC 공정에서의 전계 분포 전산모사 (Computer simulation of electric field distribution in FALC process)

  • 정찬엽;최덕균;정용재
    • 한국결정성장학회지
    • /
    • 제13권2호
    • /
    • pp.93-97
    • /
    • 2003
  • FALC(Field-Aided Lateral Crystallization) 공정에서 요구되는 a-Si의 결정화는 인가한 전계(electric field)의 세기와 방향에 의존한다. 본 연구에서는 유한요소법을 적용하여 실제 패턴을 간단하게 모델링한 형상에 각 물질의 전도도를 대입하고, 전안을 가해 그 결과로 발생하는 전계의 분포를 계산하였다. 전계는 (-)극 주위에서 전극의 양쪽 모서리 부근이 가운데 부분보다 더 높게 나타났고 그 방향은 전극과 50~$60^{\circ}$를 이루는 대각선 방향이었다. 또한 예상한대로 크기가 작은 패턴이 큰 패턴보다 더 큰 전계 값을 가지는 것으로 나타났다.