• 제목/요약/키워드: Switched-Current circuit

검색결과 154건 처리시간 0.031초

Analysis and Implementation of a New Single Switch, High Voltage Gain DC-DC Converter with a Wide CCM Operation Range and Reduced Components Voltage Stress

  • Honarjoo, Babak;Madani, Seyed M.;Niroomand, Mehdi;Adib, Ehsan
    • Journal of Power Electronics
    • /
    • 제18권1호
    • /
    • pp.11-22
    • /
    • 2018
  • This paper presents a single switch, high step-up, non-isolated dc-dc converter suitable for renewable energy applications. The proposed converter is composed of a coupled inductor, a passive clamp circuit, a switched capacitor and voltage lift circuits. The passive clamp recovers the leakage inductance energy of the coupled inductor and limits the voltage spike on the switch. The configuration of the passive clamp and switched capacitor circuit increases the voltage gain. A wide continuous conduction mode (CCM) operation range, a low turn ratio for the coupled inductor, low voltage stress on the switch, switch turn on under almost zero current switching (ZCS), low voltage stress on the diodes, leakage inductance energy recovery, high efficiency and a high voltage gain without a large duty cycle are the benefits of this converter. The steady state operation of the converter in the continuous conduction mode (CCM) and discontinuous conduction mode (DCM) is discussed and analyzed. A 200W prototype converter with a 28V input and a 380V output voltage is implemented and tested to verify the theoretical analysis.

디지털 오디오 프로세서용 전류모드 소자의 성능 개선에 관한 연구 (Performance Improvement of Current-mode Device for Digital Audio Processor)

  • 김성권;조주필;차재상
    • 한국인터넷방송통신학회논문지
    • /
    • 제8권5호
    • /
    • pp.35-41
    • /
    • 2008
  • 본 논문은 디지털 오디오 신호처리의 고속 및 저전력 동작을 구현하기 위한 전류모드 신호처리의 고성능 회로에 관하여 설계방안을 제시한다. 디지털 오디오 프로세서는 FFT(fast Fourier transform)와 같은 디지털 연산 동작이 필요하며, FFT 프로세서는 그 설정 포인트에 따라, 전력이 많이 필요하게 되며, 또한 고속 동작의 요구에 따라, 전력의 부담은 증대되고 있다. 따라서, 디지털 오디오 프로세서에 SI(switched current) circuit을 이용하는 analog current-mode 신호처리의 응용이 적용되게 되었다. 그러나 SI circuit을 구성하는 current memory는 clock-feedthrough의 문제점을 갖기 때문에, 전류 전달 특성에 있어서 오차를 발생시킨다. 본 논문에서는 current memory의 문제점인 clock- feedthrough의 해결방안으로 switch MOS에 dummy MOS의 연결을 검토하고, 0.25um process로 제작하기 위하여 switch MOS와 dummy MOS의 width의 관계를 도출하고자 한다. 시뮬레이션 결과, memory MOS의 width가 20um, 입력전류와 바이어스전류의 비가 0.3, switch MOS의 width가 2~5um일 경우에 switch MOS와 dummy MOS의 width는 $W_{M4}=1.95W_{M3}+1.2$의 관계로 정의되고, switch MOS의 width가 5~10um일 경우에 width는 $W_{M4}=0.92W_{M3}+6.3$의 관계로 정의되는 것을 확인하였다. 이 때, 정의된 MOS transistor의 width관계는 memory MOS의 설계에 유용한 지침이 될 것이며, 저전력 고속 동작의 디지털 오디오 프로세서의 적용에 매우 유용할 것으로 기대된다.

  • PDF

A Fully Soft Switched Two Quadrant Bidirectional Soft Switching Converter for Ultra Capacitor Interface Circuits

  • Mirzaei, Amin;Farzanehfard, Hosein;Adib, Ehsan;Jusoh, Awang;Salam, Zainal
    • Journal of Power Electronics
    • /
    • 제11권1호
    • /
    • pp.1-9
    • /
    • 2011
  • This paper describes a two quadrant bidirectional soft switching converter for ultra capacitor interface circuits. The total efficiency of the energy storage system in terms of size and cost can be increased by a combination of batteries and ultra capacitors. The required system energy is provided by a battery, while an ultra capacitor is used at high load power pulses. The ultra capacitor voltage changes during charge and discharge modes, therefore an interface circuit is required between the ultra capacitor and the battery. This interface circuit must have good efficiency while providing bidirectional power conversion to capture energy from regenerative braking, downhill driving and the protecting ultra capacitor from immediate discharge. In this paper a fully soft switched two quadrant bidirectional soft switching converter for ultra capacitor interface circuits is introduced and the elements of the converter are reduced considerably. In this paper, zero voltage transient (ZVT) and zero current transient (ZCT) techniques are applied to increase efficiency. The proposed converter acts as a ZCT Buck to charge the ultra capacitor. On the other hand, it acts as a ZVT Boost to discharge the ultra capacitor. A laboratory prototype converter is designed and realized for hybrid vehicle applications. The experimental results presented confirm the theoretical and simulation results.

Feedforward제어 방식을 이용한 역률개선회로의 비교분석 (Comparative analysis of power factor correction circuit using Feedforward)

  • 김철진;장준영;유병규;이달은;백수현
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2003년도 추계학술대회 논문집 전기기기 및 에너지변환시스템부문
    • /
    • pp.187-189
    • /
    • 2003
  • Conventional Switched Mode Power Supplies(SMPS) with diode-capacitor rectifier have distorted input current waveform with high harmonic content. Typically, these SMPS have a power factor lower than 0,65. To improve with this problem the power factor correction(PFC) circuit of power supplies has to be introduced. Specially. to the reduce size and manufacture cost of power conversion device, the single-stage PFC converter is increased to demand as necessary of study. in this paper, The comparative analysis of power factor correction circuit using Feedforward control with average current mode flyback converter(single-stage) and boost converter(two-stage). Also, the validity of designed and manufactured high power factor flyback converter and boost converter is confirmed by simulation and experimental results.

  • PDF

능동형 공진 스너버 (Active Resonant Snubber for Ideal Switched PWM Converter)

  • 문건우;이정훈;정영석;윤명중
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1994년도 하계학술대회 논문집 A
    • /
    • pp.412-414
    • /
    • 1994
  • A new active resonant snubber (ARS) circuit providing the ideal switching conditions for PWM converter is presented. By using the proposed ARS circuit to PWM converters, the power switches can be operated to give zero-current and zero-voltage at both the instant of switch off and switch on, without increasing voltage/current stresses of the switches. Furthermore, the PWM converters employed ARS circuit has the advantage that it can operate at constant frequency, giving better definded EMI and filter ripple, and it is also suited for high-power application regardless of the semiconductor devices (such as MOSFETs or IGBTs) used as a power switches.

  • PDF

단상전원에 적합한 단일단 및 2단 역률개선회로 (Two-stage & Single-stage Power Factor Correction circuits for Single-phase Power source)

  • 김철진;유병규;김충식;김영태
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2004년도 하계학술대회 논문집 B
    • /
    • pp.1214-1216
    • /
    • 2004
  • Conventional Switched Mode Power Supplies(SMPS) with diode-capacitor rectifier have distorted input current waveform with high harmonic contents. Typically, these SMPS have a power factor lower than 0,65. To improve with this problem the power factor correction(PFC) circuit of power supplies has to be introduced. PFC circuit have tendency to be applied in new power supply designs. The input active power factor correction circuits can be implemented using either the two-stage or the single-stage approach. In this paper, the comparative analysis of power factor correction circuit using feedforward control with average current mode single-stage flyback method converter and two-stage converter which is combination of boost and flyback converter. The two prototypes of 50W were designed and tested a laboratory experimental. Also, the comparative analysis is confirmed by simulation and experimental results.

  • PDF

넓은 출력 범위를 갖는 CMOS line driver에 관한 연구 (A study of SMOS line driver with large output swing)

  • 임태수;최태섭;사공석진
    • 전자공학회논문지S
    • /
    • 제34S권5호
    • /
    • pp.94-103
    • /
    • 1997
  • It is necesary that analog buffer circuit should drive an external load in the VLSI design such as switched capacitor efilter (SCF), D/A converter, A/d converter, telecommunicatin circuit, etc. The conventional CMOS buffer circuit have many probvlems according as CMOS technique. Firstly, Capacity of large load ar enot able to opeate well. The problem can be solve to use class AB stages. But large load are operated a difficult, because an element of existing CMOS has a quadratic functional relation with inptu and outut voltage versus output current. Secondly, whole circuit of dynamic rang edecrease, because a range of inpt and output voltages go down according as increasing of intergration rate drop supply voltage. In this paper suggests that new differential CMOS line driver make out of operating an external of large load. In telecommunication's chip case transmission line could be a load. It is necessary that a load operate line driver. The proposal circuit is planned to hav ea high generation power rnage of voltage with preservin linearity. And circuit of capability is inspected through simulation program (HSPICE).

  • PDF

Performance of Passive Boost Switched Reluctance Converter for Single-phase Switched Reluctance Motor

  • Ahn, Jin-Woo;Lee, Dong-Hee
    • Journal of Electrical Engineering and Technology
    • /
    • 제6권4호
    • /
    • pp.505-512
    • /
    • 2011
  • A novel passive boost power converter forsingle-phaseswitched reluctance motor is presented. A simple passive circuit is proposed comprisingthree diodes and one capacitor. The passive circuitis added in the front-end of a conventional asymmetric converter to obtain high negative bias. Based on this passive network, the terminal voltage of the converter side is a general DC-link voltage level in parallel mode up to a double DC-link voltage level in series mode. Thus,it can suppress the negative torque generation from the tail current and improve the output power. The results of the comparative simulation and experiments forthe conventional and proposed converter verify the performance of the proposed converter.

단상 풀 브리지 인버터를 이용한 SRM 컨버터 토폴로지 (The Converter Topology with full Bridge Inverter for the Switched Reluctance Motor Drives)

  • 장도현
    • 대한전기학회논문지:전기기기및에너지변환시스템부문B
    • /
    • 제51권8호
    • /
    • pp.475-481
    • /
    • 2002
  • In this paper the new converter topology using single-Phase full bridge inverter for the switched reluctance motor drives is proposed. The proposed SRM drives are supplied by the AC pulse voltage source, while the conventional drives are supplied by the DC voltage source. Speed of the SRM is controlled by adjusting the frequency and the multitude of output current of inverter. The SRM using the proposed converter reduces the switching loss and the machine core loss, and has ability to pre-regulate the input voltage. The total number of power switches become fewer than another topology as a number of stator poles becomes more. Power circuit of an inverter is simpler and its volume is smaller because the module device involving several switches is used as an inverter.

반응표면법과 유한요소법을 이용한 단상 스위치드 릴럭턴스 전동기의 최적 설계 (Single Phase Switched Reluctance Motor Optimum Design Using Response Surface Methodology and Finite Element Method)

  • 임승빈;최재학;박재범;손영규;이주
    • 대한전기학회논문지:전기기기및에너지변환시스템부문B
    • /
    • 제55권12호
    • /
    • pp.596-607
    • /
    • 2006
  • This paper presents Single Phase Switched Reluctance Motor (SPSRM) optimum design for vacuum cleaners using Response Surface Methodology (RSM) to determine geometric parameters, and the 2-D Finite Element Method (FEM) has been coupled with the circuit equations of the driving converter. Additionally, an optimum process for SPSRM has been proposed and peformed with geometric and electric parameters thereby influencing the inductance variation and effective torque generation as design variables. SPSRM performances have also been analyzed to determine an optimal design model for maximized efficiency at high power factor. In order to confirm the propriety of the Finite Element Method and motor performance calculation, simulation waveform and experiment waveform for motor voltage and current were compared.