• Title/Summary/Keyword: Solder bump

Search Result 189, Processing Time 0.021 seconds

Fine-Pitch Solder on Pad Process for Microbump Interconnection

  • Bae, Hyun-Cheol;Lee, Haksun;Choi, Kwang-Seong;Eom, Yong-Sung
    • ETRI Journal
    • /
    • v.35 no.6
    • /
    • pp.1152-1155
    • /
    • 2013
  • A cost-effective and simple solder on pad (SoP) process is proposed for a fine-pitch microbump interconnection. A novel solder bump maker (SBM) material is applied to form a 60-${\mu}m$ pitch SoP. SBM, which is composed of ternary Sn3.0Ag0.5Cu (SAC305) solder powder and a polymer resin, is a paste material used to perform a fine-pitch SoP through a screen printing method. By optimizing the volumetric ratio of the resin, deoxidizing agent, and SAC305 solder powder, the oxide layers on the solder powder and Cu pads are successfully removed during the bumping process without additional treatment or equipment. Test vehicles with a daisy chain pattern are fabricated to develop the fine-pitch SoP process and evaluate the fine-pitch interconnection. The fabricated Si chip has 6,724 bumps with a 45-${\mu}m$ diameter and 60-${\mu}m$ pitch. The chip is flip chip bonded with a Si substrate using an underfill material with fluxing features. Using the fluxing underfill material is advantageous since it eliminates the flux cleaning process and capillary flow process of the underfill. The optimized bonding process is validated through an electrical characterization of the daisy chain pattern. This work is the first report on a successful operation of a fine-pitch SoP and microbump interconnection using a screen printing process.

Comparison of Shear Strength and Shear Energy for 48Sn-52In Solder Bumps with Variation of Reflow Conditions (리플로우 조건에 따른 Sn-52In 솔더범프의 전단응력과 전단에너지 비교)

  • Choi Jae-Hoon;Oh Tae-Sung
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.12 no.4 s.37
    • /
    • pp.351-357
    • /
    • 2005
  • Comparison of shear strength and shear energy of the 48Sn-52In solder bumps reflowed on Cu UBM were made with variations of reflow temperature from $150^{\circ}C$ to $250^{\circ}C$ and reflow time from 1 min to 20 min to establish an evaluation method for the mechanical reliability of solder bumps. Compared to the shear strength, the shear energy of the Sn-52In solder bumps was much more consistent with the solder reaction behavior and the fracture mode at the Sn-52In/Cu interface, indicating that the bump shear energy can be used as an effective tool to evaluate the mechanical integrity of solder/UBM interface.

  • PDF

Formation of Fine Pitch Solder Bumps on Polytetrafluoroethylene Printed Circuit Board using Dry Film Photoresist (Dry Film Photoresist를 이용한 테프론 PCB 위 미세 피치 솔더 범프 형성)

  • Lee Jeong Seop;Ju Geon Mo;Jeon Deok Yeong
    • Proceedings of the International Microelectronics And Packaging Society Conference
    • /
    • 2003.11a
    • /
    • pp.169-173
    • /
    • 2003
  • We demonstrated the applicability of dry film photoresist (DFR) in photolithography process for fine pitch solder bumping on the polytetrafluoroethylene (PTFE/Teflon) printed circuit board (PCB). The copper lines were formed with $100\;{\mu}m$ width and $18\;{\mu}m$ thickness on the PTFE test board, and varying the gaps between two copper lines in a range of $100-200\;{\mu}m$. The DFRs of $15\;{\mu}m$ thickness were laminated by hot roll laminator, by varying laminating temperature from $100^{\circ}C\;to\;150^{\circ}C$ and laminating speed. We found the optimum process of DFR lamination on PTFE PCB and accomplished the formation of indium solder bumps. The optimum lamination condition was temperature of $150^{\circ}C$ and speed of about 0.63 cm/s. And the smallest size of indium solder bump was diameter of $50\;{\mu}m$ with pitch of $100\;{\mu}m$.

  • PDF

Development of Seesaw-Type CSP Solder Ball Loader (CSP용 시소타입 로딩장치의 개발)

  • Lee, J.H.;Koo, H.M.;Woo, Y.H.;Lee, C.W.;Shin, Y.E.
    • Proceedings of the KSME Conference
    • /
    • 2000.04a
    • /
    • pp.873-878
    • /
    • 2000
  • Semiconductor packaging technology is changed rapidly according to the trends of the micro miniaturization of multimedia and information equipment. For I/O limitation and fine pitch limitation, DIP and SOP/QFP are replaced by BGA/CSP. This is one of the surface mount technology(SMT). Solder ball is bumped n the die pad and connected onto mounting board. In ball bump formation, vacuum suction type ball alignment process is widely used, However this type has some problems such as ionization, static electricity and difficulty of fifo(first-input first-out) of solder balls. Seesaw type is reducing these problems and has a structural simplicity and economic efficiency. Ball cartridge velocity and ball aligned plate angle are Important variables to improve the ball alignment Process. In this paper, seesaw-type CSP solder ball loader is developed and the optimal velocity and plate angle are proposed.

  • PDF

Solid Modeling of UBM and IMC Layers in Flip Chip Packages (플립칩 패키지에서 UBM 및 IMC 층의 형상 모델링)

  • Shin, Ki-Hoon;Kim, Joo-Han
    • Transactions of the Korean Society of Machine Tool Engineers
    • /
    • v.16 no.6
    • /
    • pp.181-186
    • /
    • 2007
  • UBM (Under Bump Metallurgy) of flip chip assemblies consists of several layers such as the solder wetting, the diffusion barrier, and the adhesion layers. In addition, IMC layers are formed between the solder wetting layers (e.g. Cu, Ni) and the solder. The primary failure mechanism of the solder joints in flip chips is widely known as the fatigue failure caused by thermal fatigues or electromigration damages. Sometimes, the premature brittle failure occurs in the IMC layers. However, these phenomena have thus far been viewed from only experimental investigations. In this sense, this paper presents a method for solid modeling of IMC layers in flip chip assemblies, thus providing a pre-processing tool for finite element analysis to simulate the IMC failure mechanism. The proposed modeling method is CSG-based and can also be applied to the modeling of UBM structure in flip chip assemblies. This is done by performing Boolean operations according to the actual sequences of fabrication processes

The Effect of Reliability Test on Failure mode for Flip-Chip BGA C4 bump (FC-BGA C4 bump의 신뢰성 평가에 따른 파괴모드 연구)

  • Huh, Seok-Hwan;Kim, Kang-Dong;Jang, Jung-Soon
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.18 no.3
    • /
    • pp.45-52
    • /
    • 2011
  • It is known that test methods to evaluate solder joint reliability are die shock test, die shear test, 3points bending test, and thermal shock test. The present study investigated the effects of failure mode on 3 types (as-reflowed, $85^{\circ}C$/85%RH treatment, and $150^{\circ}C$/10hr aging) of solder joints for flip-chip BGA package by using various test methods. The test methods and configurations are reported in detail, i.e. die shock, die shear, 3points bending, and thermal shock test. We focus on the failure mode of solder joints under various tests. The test results indicate that die shock and die shear test method can reveal brittle fracture in flip-chip ball grid array (FCBGA) packages with higher sensitivity.

Effects of PCB ENIG and OSP Surface Finishes on the Electromigration Reliability and Shear Strength of Sn-3.5Ag PB-Free Solder Bump (PCB의 ENIG와 OSP 표면처리에 따른 Sn-3.5Ag 무연솔더 접합부의 Electromigration 특성 및 전단강도 평가)

  • Kim, Sung-Hyuk;Lee, Byeong-Rok;Kim, Jae-Myeong;Yoo, Sehoon;Park, Young-Bae
    • Korean Journal of Materials Research
    • /
    • v.24 no.3
    • /
    • pp.166-173
    • /
    • 2014
  • The effects of printed circuit board electroless nickel immersion gold (ENIG) and organic solderability preservative (OSP) surface finishes on the electromigration reliability and shear strength of Sn-3.5Ag Pb-free solder bump were systematically investigated. In-situ annealing tests were performed in a scanning electron microscope chamber at 130, 150, and $170^{\circ}C$ in order to investigate the growth kinetics of intermetallic compound (IMC). Electromigration lifetime and failure modes were investigated at $150^{\circ}C$ and $1.5{\times}10^5A/cm^2$, while ball shear tests and failure mode analysis were conducted under the high-speed conditions from 10 mm/s to 3000 mm/s. The activation energy of ENIG and OSP surface finishes during annealing were evaluated as 0.84 eV and 0.94 eV, respectively. The solder bumps with ENIG surface finish showed longer electromigration lifetime than OSP surface finish. Shear strengths between ENIG and OSP were similar, and the shear energies decreased with increasing shear speed. Failure analysis showed that electrical and mechanical reliabilities were very closely related to the interfacial IMC stabilities.

Processing and Electrical Properties of COG(Chip on Glass) Bonding Using Fine-pitch Sn-In Solder Bumps (미세피치 Sn-In 솔더범프를 이용한 COG(Chip on Glass) 본딩공정 및 전기적 특성)

  • Choe Jae Hun;Jeon Seong U;Jeong Bu Yang;O Tae Seong;Kim Yeong Ho
    • Proceedings of the International Microelectronics And Packaging Society Conference
    • /
    • 2003.11a
    • /
    • pp.103-105
    • /
    • 2003
  • COG (Chip on Glass) technology using solder bump reflow has been investigated to attach IC chip directly on glass substrate of LCD panel. As It chip and LCD panel have to be heated to reflow temperature of the so]der bumps for COG bonding, it is necessary to use low-temperature solders to prevent the damage of liquid crystals of LCD panel. In this study, using the Sn-52In solder bumps of $40{\mu}m$ pitch size, solder joints between Si chip and glass substrate were made at temperature below $150^{\circ}C$. The contact resistance of the solder joint was $8.58m\Omega$, which was much lower than that of the joint made using the conventional ACF bonding technique. The Sn-52In solder joints with underfill showed excellent reliability at a hot humid environment.

  • PDF

Fracture Mode Analysis with ISB Bonding Process Parameter for 3D Packaging (3차원 적층 패키지를 위한 ISB 본딩 공정의 파라미터에 따른 파괴모드 분석에 관한 연구)

  • Lee, Young-Kang;Lee, Jae-Hak;Song, Jun-Yeob;Kim, Hyoung-Joon
    • Journal of Welding and Joining
    • /
    • v.31 no.6
    • /
    • pp.77-83
    • /
    • 2013
  • 3D packaging technology using TSV (Through Silicon Via)has been studied in the recent years to achieve higher performance, lower power consumption and smaller package size because electrical line is shorter electrical resistivity than any other packaging technology. To stack TSV chips vertically, reliable and robust bonding technology is required because mechanical stress and thermal stress cause fracture during the bonding process. Cu pillar/solder ${\mu}$-bump bonding process is usually to interconnect TSV chips vertically although it has weak shape to mechanical stress and thermal stress. In this study, we suggest Insert-Bump (ISB) bonding process newly to stack TSV chips. Through experiments, we tried to find optimal bonding conditions such as bonding temperature and bonding pressure. After ISB bonding, we observed microstructure of bump joint by SEM and then evaluated properties of bump joint by die shear test.

Fabrication Method of Ni Based Under Bump Metallurgy and Sn-Ag Solder Bump by Electroplating (전해도금을 이용한 Ni계 UBM 및 Sn-Ag 솔더 범프 형성방법)

  • Kim, Jong-Yeon;Kim, Su-Hyeon;Yu, Jin
    • Proceedings of the International Microelectronics And Packaging Society Conference
    • /
    • 2002.11a
    • /
    • pp.33-37
    • /
    • 2002
  • 본 연구에서는 전해도금법을 이용하여 플립칩용 Ni, Ni-Cu 합금 UBM (Under Bump Metallurgy) 및 Sn-Ag 무연 솔더 범프를 형성하였다. 솔더 범프의 전해도금시 고속도금 방법으로 균일한 범프 높이를 갖도록 하는 도금 조건 및 도금 기판의 역할로서의 UBM의 영향을 조사하였다. Cu/Ni-Cu 합금/Cu UBM을 적용한 경우 음극시편의 전극 접점수를 증가시켰을 때 비교적 균일한 솔더 범프를 형성시킬 수 있었던 반면, Ni UBM의 경우는 접점수를 증가시켜도 다소 불균일한 솔더 범프를 형성하였다. 리플로 시간을 변화하여 범프 전단 강도 및 파단 특성을 조사하였는데 Ni UBM의 경우 Cu/Ni-Cu 합금/Cu UBM에 비해 전단강도가 다소 낮은 값을 가졌고 금속막이 웨이퍼에서 분리되는 파괴 거동이 관찰되었다.

  • PDF