• Title/Summary/Keyword: Semiconductor devices

Search Result 1,723, Processing Time 0.027 seconds

Present Status and Future Prospect of Quantum Dot Technology (양자점 (Quantum dot) 기술의 현재와 미래)

  • Hong, H.S.;Park, K.S.;Lee, C.G.;Kim, B.S.;Kang, L.S.;Jin, Y.H.
    • Journal of Powder Materials
    • /
    • v.19 no.6
    • /
    • pp.451-457
    • /
    • 2012
  • Nowadays, research and development on quantum dot have been intensively and comprehensively pursued worldwide in proportion to concurrent breakthrough in the field of nanotechnology. At present, quantum dot technology forms the main interdisciplinary basis of energy, biological and photoelectric devices. More specifically, quantum dot semiconductor is quite noteworthy for its sub-micro size and possibility of photonic frequency modulation capability by controlling its size, which has not been possible with conventionally fabricated bulk or thin film devices. This could lead to realization of novel high performance devices. To further understand related background knowledge of semiconductor quantum dot at somewhat extensive level, a review paper is presently drafted to introduce basics of (semiconductor) quantum dot, its properties, applications, and present and future market trend and prospect.

Performance Investigation of Insulated Shallow Extension Silicon On Nothing (ISE-SON) MOSFET for Low Volatge Digital Applications

  • Kumari, Vandana;Saxena, Manoj;Gupta, R.S.;Gupta, Mridula
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.13 no.6
    • /
    • pp.622-634
    • /
    • 2013
  • The circuit level implementation of nanoscale Insulated Shallow Extension Silicon On Nothing (ISE-SON) MOSFET has been investigated and compared with the other conventional devices i.e. Insulated Shallow Extension (ISE) and Silicon On Nothing (SON) using the ATLAS 3D device simulator. It can be observed that ISE-SON based inverter shows better performance in terms of Voltage Transfer Characteristics, noise margin, switching current, inverter gain and propagation delay. The reliability issues of the various devices in terms of supply voltage, temperature and channel length variation has also been studied in the present work. Logic circuits (such as NAND and NOR gate) and ring oscillator are also implemented using different architectures to illustrate the capabilities of ISE-SON architecture for high speed logic circuits as compared to other devices. Results also illustrates that ISE-SON is much more temperature resistant than SON and ISE MOSFET. Hence, ISE-SON enables more aggressive device scaling for low-voltage applications.

40 Gbps All-Optical 3R Regeneration and Format Conversion with Related InP-Based Semiconductor Devices

  • Jeon, Min-Yong;Leem, Young-Ahn;Kim, Dong-Churl;Sim, Eun-Deok;Kim, Sung-Bock;Ko, Hyun-Sung;Yee, Dae-Su;Park, Kyung-Hyun
    • ETRI Journal
    • /
    • v.29 no.5
    • /
    • pp.633-640
    • /
    • 2007
  • We report an experimental demonstration of 40 Gbps all-optical 3R regeneration with all-optical clock recovery based on InP semiconductor devices. We also obtain alloptical non-return-to-zero to return-to-zero (NRZ-to-RZ) format conversion using the recovered clock signal at 10 Gbps and 40 Gbps. It leads to a good performance using a Mach-Zehnder interferometric wavelength converter and a self-pulsating laser diode (LD). The self-pulsating LD serves a recovered clock, which has an rms timing jitter as low as sub-picosecond. In the case of 3R regeneration of RZ data, we achieve a 1.0 dB power penalty at $10^{-9}$ BER after demultiplexing 40 Gbps to 10 Gbps with an eletroabsorption modulator. The regenerated 3R data shows stable error-free operation with no BER floor for all channels. The combination of these functional devices provides all-optical 3R regeneration with NRZ-to-RZ conversion.

  • PDF

Issues on Monolithic 3D Integration Techniques for Realizing Next Generation Intelligent Devices (차세대 지능형 소자 구현을 위한 모노리식 3D 집적화 기술 이슈)

  • Moon, J.;Nam, S.;Joo, C.W.;Sung, C.;Kim, H.O.;Cho, S.H.;Park, C.W.
    • Electronics and Telecommunications Trends
    • /
    • v.36 no.3
    • /
    • pp.12-22
    • /
    • 2021
  • Since the technical realization of self-aligned planar complementary metal-oxide-semiconductor field-effect transistors in 1960s, semiconductor manufacturing has aggressively pursued scaling that fruitfully resulted in tremendous advancement in device performances and realization of features sizes smaller than 10 nm. Due to many intrinsic material and technical obstacles, continuing the scaling progress of semiconductor devices has become increasingly arduous. As an effort to circumvent the areal limit, stacking devices in a three-dimensional fashion has been suggested. This approach is commonly called monolithic three-dimensional (M3D) integration. In this work, we examined technical issues that need to be addressed and overcome to fully realize energy efficiency, short latency and cost competency. Full-fledged M3D technologies are expected to contribute to various new fields of artificial intelligence, autonomous gadgets and unknowns, which are to be discovered.

SI-BASED MAGNETIC TUNNELING TRANSISTOR WITH HIGH TRANSFER RATIO

  • S. H. Jang;Lee, J. H.;T. Kang;Kim, K. Y.
    • Proceedings of the Korean Magnestics Society Conference
    • /
    • 2003.06a
    • /
    • pp.24-24
    • /
    • 2003
  • Metallic magnetoelectronic devices have studied intensively and extensively for last decade because of the scientific interest as well as great technological importance. Recently, the scientific activity in spintronics field is extending to the hybrid devices using ferromagnetic/semiconductor heterostructures and to new ferromagnetic semiconductor materials for future devices. In case of the hybrid device, conductivity mismatch problem for metal/semiconductor interface will be able to circumvent when the device operates in ballistic regime. In this respect, spin-valve transistor, first reported by Monsma, is based on spin dependent transport of hot electrons rather than electron near the Fermi energy. Although the spin-valve transistor showed large magnetocurrent ratio more than 300%, but low transfer ratio of the order of 10$\^$-5/ prevents the potential applications. In order to enhance the collector current, we have prepared magnetic tunneling transistor (MTT) with single ferromagnetic base on Si(100) collector by magnetron sputtering process. We have changed the resistance of tunneling emitter and the thickness of baser layer in the MTT structure to increase collector current. The high transfer ratio of 10$\^$-4/ range at bias voltage of more than 1.8 V, collector current of near l ${\mu}$A, and magnetocurrent ratio or 55% in Si-based MTT are obtained at 77K. These results suggest a promising candidate for future spintronic applications.

  • PDF

BUMPLESS FLIP CHIP PACKAGE FOR COST/PERFORMANCE DRIVEN DEVICES

  • Lin, Charles W.C.;Chiang, Sam C.L.;Yang, T.K.Andrew
    • Proceedings of the International Microelectronics And Packaging Society Conference
    • /
    • 2002.09a
    • /
    • pp.219-225
    • /
    • 2002
  • This paper presents a novel "bumpless flip chip package"for cost! performance driven devices. Using the conventional electroplating and etching processes, this package enables the production of fine pitch BGA up to 256 I/O with single layer routing. An array of circuitry down to $25-50{\mu}{\textrm}{m}$ line/space is fabricated to fan-in and fan-out of the bond pads without using bumps or substrate. Various types of joint methods can be applied to connect the fine trace and the bond pad directly. The resin-filled terminal provides excellent compliancy between package and the assembled board. More interestingly, the thin film routing is similar to wafer level packaging whereas the fan-out feature enables high lead count devices to be accommodated in the BGA format. Details of the design concepts and processing technology for this novel package are discussed. Trade offs to meet various cost or performance goals for selected applications are suggested. Finally, the importance of design integration early in the technology development cycle with die-level and system-level design teams is highlighted as critical to an optimal design for performance and cost.

  • PDF

2D transition-metal dichalcogenide (WSe2) doping methods for hydrochloric acid

  • Nam, Hyo-Jik;Park, Jin-Hong
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2016.02a
    • /
    • pp.291.2-291.2
    • /
    • 2016
  • 3D semiconductor material of silicon that is used throughout the semiconductor industry currently faces a physical limitation of the development of semiconductor process technology. The research into the next generation of nano-semiconductor materials such as semiconductor properties superior to replace silicon in order to overcome the physical limitations, such as the 2-dimensional graphene material in 2D transition-metal dichalcogenide (TMD) has been researched. In particular, 2D TMD doping without severely damage of crystal structure is required different conventional methods such as ion implantation in 3D semiconductor device. Here, we study a p-type doping technique on tungsten diselenide (WSe2) for p-channel 2D transistors by adjusting the concentration of hydrochloric acid through Raman spectroscopy and electrical/optical measurements. Where the performance parameters of WSe2 - based electronic device can be properly designed or optimized. (on currents increasing and threshold voltage positive shift.) We expect that our p-doping method will make it possible to successfully integrate future layered semiconductor devices.

  • PDF

The Effects of Mn-doping and Electrode Material on the Resistive Switching Characteristics of ZnOxS1-x Thin Films on Plastic

  • Han, Yong;Cho, Kyoungah;Park, Sukhyung;Kim, Sangsig
    • Transactions on Electrical and Electronic Materials
    • /
    • v.15 no.1
    • /
    • pp.24-27
    • /
    • 2014
  • In this study, the effects of Mn-doping and the electrode materials on the memory characteristics of $ZnO_xS_{1-x}$ resistive random access memory (ReRAM) devices on plastic are investigated. Compared with the undoped Al/$ZnO_xS_{1-x}$/Au and Al/$ZnO_xS_{1-x}$/Cu devices, the Mn-doped ones show a relatively higher ratio of the high resistance state (HRS) to low resistance state (LRS), and narrower resistance distributions in both states. For the $ZnO_xS_{1-x}$ devices with bottom electrodes of Cu, more stable conducting filament paths are formed near these electrodes, due to the relatively higher affinity of copper to sulfur, compared with the devices with bottom electrodes of Au, so that the distributions of the set and reset voltages get narrower. For the Al/$ZnO_xS_{1-x}$/Cu device, the ratio of the HRS to LRS is above $10^6$, and the memory characteristics are maintained for $10^4$ sec, which values are comparable to those of ReRAM devices on Si or glass substrates.