• Title/Summary/Keyword: SPICE simulation

Search Result 285, Processing Time 0.025 seconds

High-speed charge pump circuits using weighted-capacitor and multi-path (Weighted-capacitor와 multi-path를 이용한 고속 승압 회로)

  • 김동환;오원석;권덕기;이광엽;박종태;유종근
    • Proceedings of the IEEK Conference
    • /
    • 1998.06a
    • /
    • pp.863-866
    • /
    • 1998
  • In this paper two quick boosting charge pump circuits for high-speed EEPROM memory are proposed. In order to improve initial charge transfer efficiency, one uses weighted capacitors where each stage has different clock coupling capacitance, and the other uses a multi-path structure at the first stage. SPICE simulation results show that these charge pumps have improve drising-time characteristics, but their $V_{DD}$ mean currents are increased a little compared with conventioanl charge pumps. The rising time upt o 15V of the proposed charge pumps is 3 times faster than that of dickson's pump at the cost of 1.5 tiems more $V_{DD}$ mean current.rrent.

  • PDF

Fault analysis and testable desing for BiCMOS circuits (BiCMOS회로의 고장 분석과 테스트 용이화 설계)

  • 서경호;이재민
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.31A no.10
    • /
    • pp.173-184
    • /
    • 1994
  • BiCMOS circuits mixed with CMOS and bipolar technologies show peculiar fault characteristics that are different from those of other technoloties. It has been reported that because most of short faults in BiCMOS circuits cause logically intermediate level at outputs, current monitoring method is required to detect these faluts. However current monitoring requires additional hardware capabilities in the testing equipment and evaluation of test responses can be more difficult. In this paper, we analyze the characteristics of faults in BiCMOS circuit together with their test methods and propose a new design technique for testability to detect the faults by logic monitoring. An effective method to detect the transition delay faults induced by performance degradation by the open or short fault of bipolar transistors in BiCMOS circuits is presented. The proposed design-for-testability methods for BiCMOS circuits are confirmed by the SPICE simulation.

  • PDF

Circuit modeling and simulation of active controlled field emitter array for display application (디스플레이 응용을 위한 능동 제어형 전계 에미터 어레이의 회로 모델링 및 시뮬레이션)

  • Lee, Yun Gyeong;Song, Yun Ho
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.38 no.2
    • /
    • pp.28-28
    • /
    • 2001
  • 능동제어형 전계방출 디스플레이의 전자공급원으로서 능동제어형 전계 에미터 어레이의 회로모델이 제안되었다. 능동제어형 전계 에미터 어레이는 전계방출을 안정화시키고 저전력구동을 위한 수소화 된 비정질 실리콘 박막 트랜지스터와 Spindt형 Mo 전계 에미터 어레이로 구성되었고 같은 유리기판 위에 제작되었다. 비정질 박막 트랜지스터와 Spindt형 Mo 전계 에미터 어레이의 전기적 특성으로부터 추출된 기본 모델 변수는 제안된 능동제어형 전계 에미터 어레이 회로모델에 입력되었고 SPICE 회로 시뮬레이터를 사용하여 특성을 분석하였다. 제작된 소자의 측정값과 DC 시뮬레이션 결과를 비교한 결과 두 값이 상당히 일치함으로써 등가회로 모델의 정확성을 확인하였다. 또한 제작된 소자의 transient 시뮬레이션 결과 전계 에미터 어레이의 게이트 커패시턴스와 TFT의 구동능력이 반응시간에 가장 크게 영향을 끼치고 있음을 확인하였다. 제작된 능동제어형 전계방출 에미터 어레이는 pulse width modulation으로 구동하는 경우 15㎲의 반응시간을 얻었고 이 값으로는 4bit/color의 계조(gray scale)표현이 가능하였다.

A real-time high speed full search block matching motion estimation processor (고속 실시간 처리 full search block matching 움직임 추정 프로세서)

  • 유재희;김준호
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.33A no.12
    • /
    • pp.110-119
    • /
    • 1996
  • A novel high speed VLSI architecture and its VLSI realization methodologies for a motion estimation processor based on full search block matching algorithm are presentd. The presented architecture is designed in order to be suitable for highly parallel and pipelined processing with identical PE's and adjustable in performance and hardware amount according to various application areas. Also, the throughput is maximized by enhancing PE utilization up to 100% and the chip pin count is reduced by reusing image data with embedded image memories. Also, the uniform and identical data processing structure of PE's eases VLSI implementation and the clock rate of external I/O data can be made slower compared to internal clock rate to resolve I/O bottleneck problem. The logic and spice simulation results of the proposed architecture are presented. The performances of the proposed architecture are evaluated and compared with other architectures. Finally, the chip layout is shown.

  • PDF

Development of Dimming control system for 70W CDM Lamp by Electronic Ballast of DBI structure (DBI 구조의 전자식 안정기를 이용한 70W CDM 램프용 조광제어 시스템 개발)

  • Choe, Wang-Seop;Yoo, Jin-Wan;Park, Chong-Yun
    • Journal of Industrial Technology
    • /
    • v.31 no.B
    • /
    • pp.67-73
    • /
    • 2011
  • Ceramic metal halide lamps have been widely used due to long lifetime, high luminous efficiency and good colour rendering. In this paper, we developed dimming control system of electronic ballast for 70W ceramic metal halide lamp by using 1-10V interface. The proposed electronic ballast is consists of EMI filter, Full-wave rectifier, Active PFC, DBI(Dual Buck Inverter), Igniter and control circuit.It enables to supply both low-frequency rectangular wave voltage and current to the lamp by using DBI(Dual Bcuk Inverter) structure. By using 1-10V interface, the system that able to dimming the lamp is demonstrated by P-spice simulation and experimental results.

  • PDF

Touch Screen Panel by using Liquid Crystal Capacitance Variation embedded in LTPS AMLCD

  • Lee, Woo-Cheul;Ha, Tae-Jun;Park, Hyun-Sang;Lee, Jeong-Soo;Han, Min-Koo
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2008.10a
    • /
    • pp.302-305
    • /
    • 2008
  • We present a new touch screen method, which utilizes the variation of liquid crystal capacitance according to the touch event on the screen. It is integrated in the AMLCD with the conventional LTPS process. Its resolution is same as the display resolution as well as performs the multi-touch sensing function basically. The design concept and the operation are verified with the SPICE simulation.

  • PDF

A Novel a-Si TFT Backplane Pixel Structure Using Bootstrapped Voltage Programming of AM-OLED Displays

  • Pyon, Chang-Soo;Ahn, Seong-Jun;Kim, Cheon-Hong;Jun, Jung-Mok;Lee, Jung-Yeal
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2005.07b
    • /
    • pp.898-901
    • /
    • 2005
  • We propose a novel pixel structure using bootstrapped voltage programming for amorphoussilicon TFT backplane of AM-OLED (Active Matrix-Organic Light Emitting Diode) displays. The proposed structure is composed of two TFTs and one capacitor. It operates at low drive voltage ($0{\sim}5V$) which can reduce power consumption comparing with the conventional pixel circuit structure using same OLED material. Also, it can easily control dark level and use commercial mobile LCD ICs. In this paper, we describe the operating principle and the characteristics of the proposed pixel structure and verify the performance by SPICE simulation comparing with the conventional pixel structure.

  • PDF

A New AMOLED Pixel Circuit Employing a-Si:H TFTs for High Aperture Ratio

  • Shin, Hee-Sun;Lee, Jae-Hoon;Jung, Sang-Hoon;Kim, Chang-Yeon;Han, Min-Koo
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2005.07b
    • /
    • pp.1297-1300
    • /
    • 2005
  • We propose a new pixel design for active matrix organic light emitting diode (AM-OLED) displays using hydrogenated amorphous silicon thin-film transistors (a-Si:H TFTs). The pixel circuit is composed of five TFTs and one capacitor, and employs only one additional control signal line. It is verified by SPICE simulation results that the proposed pixel compensates the threshold voltage shift of the a-Si:H TFTs and OLED.

  • PDF

($V_{th}$ Variation Insensitive Current Source and Current Mirror Circuits using poly-Si TFTs

  • Choi, Woo-Jae;Kim, Seong-Joong;Sung, Yoo-Chang;Kim, In-Hwan;Sik, Yoo-Chang;Kwon, Oh-Kyong
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2003.07a
    • /
    • pp.642-645
    • /
    • 2003
  • We proposed new current source and mirror circuits insensitive to $V_{th}$ variation of poly-Si TFTs. The proposed circuits have been verified by SPICE simulation using poly-Si TFT model. The error currents of the proposed current source and current mirror circuits caused by $V_{th}$ variation reduced less than 6.6% and 4.5% of that of conventional ones, respectively.

  • PDF

A Self-Aligned Metal Gate MOSFET Structure Utilizing The Oxidation Rate Variation on The Impurity Concentration (불순물 농도에 따른 산화막 성장률의 차이를 이용한 자기 정렬된 금속게이트 MOSFET 구조)

  • 고요환;최진호;김충기
    • The Transactions of the Korean Institute of Electrical Engineers
    • /
    • v.36 no.7
    • /
    • pp.462-469
    • /
    • 1987
  • A metal gate MOSFET with source/drain regions self-aligned to gate region is proposed. The proposed MOS transistor is fabricated by utilizing the higher oxidation rate of source/drain regions with high doping concentration when compared with channel region with moderate doping. The thick oxide on the source/drain regions reduces the gate and drain(source) overlap capacitance down to that of a self-aligned polysilicon gate device while allowing the use of a metal gate with much lower resistivity than the more commonly used polycrystalline silicon. A ring oscillator composed of 15 inverter stages has been computer simulated using SPICE. The results of the simulation show good agreement with experimental measurement confirming the fast switching speed of propesed MOSFET.

  • PDF