• Title/Summary/Keyword: Poly-crystalline Si

Search Result 86, Processing Time 0.027 seconds

Depositions of Pd thin films on poly-crystalline 3C-SiC buffer layers for microsensors (다결정 3C-SiC 완충층위에 마이크로 센서용 Pd 박막 증착)

  • Ahn, Jeong-Hak;Chung, Jae-Min;Chung, Gwiy-Sang
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2007.11a
    • /
    • pp.175-176
    • /
    • 2007
  • This paper describes on the characteristics of Pd thin films deposited on poly-crystalline 3C-SiC buffer layers for microsensors, in which the poly 3C-SiC was grown on Si, $SiO_2$, and AlN substrates, respectively, by APCVD using HMDS, $H_2$, and Ar gas at $1100^{\circ}C$ for 30 min. In this work, a Pd thin film was deposited on the poly 3C-SiC film by RF magnetron sputter. The thickness, uniformity, and quality of these samples were evaluated by SEM. Crystallinity and orientation of the Pd film were analyzed by XRD. Finally, Pd/poly 3C-SiC schottky diodes were fabricated and characterized by current-voltage measurements. From these results, Pd/poly 3C-SiC devices are promising for high temperature hydrogen sensors and other microsensors.

  • PDF

Fabrication of Poly Seed Layer for Silicon Based Photovoltaics by Inversed Aluminum-Induced Crystallization (역 알루미늄 유도 결정화 공정을 이용한 실리콘 태양전지 다결정 시드층 생성)

  • Choi, Seung-Ho;Park, Chan-Su;Kim, Shin-Ho;Kim, Yang-Do
    • Korean Journal of Materials Research
    • /
    • v.22 no.4
    • /
    • pp.190-194
    • /
    • 2012
  • The formation of high-quality polycrystalline silicon (poly-Si) on relatively low cost substrate has been an important issue in the development of thin film solar cells. Poly-Si seed layers were fabricated by an inverse aluminum-induced crystallization (I-AIC) process and the properties of the resulting layer were characterized. The I-AIC process has an advantage of being able to continue the epitaxial growth without an Al layer removing process. An amorphous Si precursor layer was deposited on Corning glass substrates by RF magnetron sputtering system with Ar plasma. Then, Al thin film was deposited by thermal evaporation. An $SiO_2$ diffusion barrier layer was formed between Si and Al layers to control the surface orientation of seed layer. The crystallinity of the poly-Si seed layer was analyzed by Raman spectroscopy and x-ray diffraction (XRD). The grain size and orientation of the poly-Si seed layer were determined by electron back scattering diffraction (EBSD) method. The prepared poly-Si seed layer showed high volume fraction of crystalline Si and <100> orientation. The diffusion barrier layer and processing temperature significantly affected the grain size and orientation of the poly Si seed layer. The shorter oxidation time and lower processing temperature led to a better orientation of the poly-Si seed layer. This study presents the formation mechanism of a poly seed layer by inverse aluminum-induced crystallization.

An Offset-Compensated LVDS Receiver with Low-Temperature Poly-Si Thin Film Transistor

  • Min, Kyung-Youl;Yoo, Chang-Sik
    • ETRI Journal
    • /
    • v.29 no.1
    • /
    • pp.45-49
    • /
    • 2007
  • The poly-Si thin film transistor (TFT) shows large variations in its characteristics due to the grain boundary of poly-crystalline silicon. This results in unacceptably large input offset of low-voltage differential signaling (LVDS) receivers. To cancel the large input offset of poly-Si TFT LVDS receivers, a full-digital offset compensation scheme has been developed and verified to be able to keep the input offset under 15 mV which is sufficiently small for LVDS signal receiving.

  • PDF

A study on the fabrication of poly crystalline Si wafer by vacuum casting method and the measurement of the efficiency of solar cell

  • Lee, Geun-Hee;Lee, Zin-Hyoung
    • Journal of the Korean Crystal Growth and Crystal Technology
    • /
    • v.12 no.3
    • /
    • pp.120-125
    • /
    • 2002
  • Si-wafers for solar cells were cast in a size of $50{\times}46{\times}0.5{\textrm}{mm}^3$ by vacuum casting method. The graphite mold coated by BN powder, which was to prevent the reaction of carbon with the molten silicon, was used. Without coating, the wetting and reaction of Si melt to graphite mold was very severe. In the case of BN coating, SiC was formed in the shape of tiny islands at the surface of Si wafer by the reaction between Si-melt and carbon of the graphite mold on the high temperature. The grain size was about 1 mm. The efficiency of Si solar cell was lower than that of Si solar cell fabricated on commercial single and poly crystalline Si wafer. The reason of low efficiency was discussed.

Fabrication of poly-crystalline silicon ingot for solar cells by CCCC method (CCCC법에 의한 태양전지용 다결정 실리콘 잉고트의 제조)

  • Shin J. S.;Lee D. S.;Lee S. M.;Moon B. M.
    • 한국신재생에너지학회:학술대회논문집
    • /
    • 2005.06a
    • /
    • pp.94-97
    • /
    • 2005
  • For the fabrication of poly-crystalline silicon ingot, CCCC (Cold Crucible Continuous Casting) method under a high frequency alternating magnetic field, was utilized in order to prevent crucible consumption and ingot contamination and to increase production rate. In order to effectively and continuously melt and cast silicon, which has a high radiation heat loss due to the high melting temperature and a low induction heating efficiency due to a low electric conductivity, Joule and pinch effects were optimized. Throughout the present investigation, poly-crystalline Si ingot was successfully produced at the casting speed of above 1.5 mm/min under a non-contact condition.

  • PDF

Effects of Neutral Particle Beam on Nano-Crystalline Silicon Thin Film Deposited by Using Neutral Beam Assisted Chemical Vapor Deposition at Room Temperature

  • Lee, Dong-Hyeok;Jang, Jin-Nyoung;So, Hyun-Wook;Yoo, Suk-Jae;Lee, Bon-Ju;Hong, Mun-Pyo
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2012.08a
    • /
    • pp.254-255
    • /
    • 2012
  • Interest in nano-crystalline silicon (nc-Si) thin films has been growing because of their favorable processing conditions for certain electronic devices. In particular, there has been an increase in the use of nc-Si thin films in photovoltaics for large solar cell panels and in thin film transistors for large flat panel displays. One of the most important material properties for these device applications is the macroscopic charge-carrier mobility. Hydrogenated amorphous silicon (a-Si:H) or nc-Si is a basic material in thin film transistors (TFTs). However, a-Si:H based devices have low carrier mobility and bias instability due to their metastable properties. The large number of trap sites and incomplete hydrogen passivation of a-Si:H film produce limited carrier transport. The basic electrical properties, including the carrier mobility and stability, of nc-Si TFTs might be superior to those of a-Si:H thin film. However, typical nc-Si thin films tend to have mobilities similar to a-Si films, although changes in the processing conditions can enhance the mobility. In polycrystalline silicon (poly-Si) thin films, the performance of the devices is strongly influenced by the boundaries between neighboring crystalline grains. These grain boundaries limit the conductance of macroscopic regions comprised of multiple grains. In much of the work on poly-Si thin films, it was shown that the performance of TFTs was largely determined by the number and location of the grain boundaries within the channel. Hence, efforts were made to reduce the total number of grain boundaries by increasing the average grain size. However, even a small number of grain boundaries can significantly reduce the macroscopic charge carrier mobility. The nano-crystalline or polymorphous-Si development for TFT and solar cells have been employed to compensate for disadvantage inherent to a-Si and micro-crystalline silicon (${\mu}$-Si). Recently, a novel process for deposition of nano-crystralline silicon (nc-Si) thin films at room temperature was developed using neutral beam assisted chemical vapor deposition (NBaCVD) with a neutral particle beam (NPB) source, which controls the energy of incident neutral particles in the range of 1~300 eV in order to enhance the atomic activation and crystalline of thin films at room temperature. In previous our experiments, we verified favorable properties of nc-Si thin films for certain electronic devices. During the formation of the nc-Si thin films by the NBaCVD with various process conditions, NPB energy directly controlled by the reflector bias and effectively increased crystal fraction (~80%) by uniformly distributed nc grains with 3~10 nm size. The more resent work on nc-Si thin film transistors (TFT) was done. We identified the performance of nc-Si TFT active channeal layers. The dependence of the performance of nc-Si TFT on the primary process parameters is explored. Raman, FT-IR and transmission electron microscope (TEM) were used to study the microstructures and the crystalline volume fraction of nc-Si films. The electric properties were investigated on Cr/SiO2/nc-Si metal-oxide-semiconductor (MOS) capacitors.

  • PDF

Crystal growth of polyctystalline 3C-SiC thin films on AlN buffer layer (AlN 완충층을 이용한 다결정 3C-SiC 박막의 결정성장)

  • Kim, Kang-San;Chung, Gwiy-Sang
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2007.06a
    • /
    • pp.333-334
    • /
    • 2007
  • This paper describes the characteristics of poly (polycrystalline) 3C-SiC grown on SiOz and AlN substrates, respectively. The crystalline quality of poly 3C-SiC was improved from resulting in decrease of FWHM (full width half maximum) of XRD by increasing the growth temperature. The minimum growth temperature of poly 3C-SiC was $1100^{\circ}C$. The surface chemical composition and the electron mobility of poly 3C-SiC grown on each substrate were investigated by XPS and Hall Effect, respectively. The chemical compositions of surface of poly 3C-SiC films grown on $SiO_2$ and AlN were not different. However, their electron mobilities were $7.65\;cm^2/V.s$ and $14.8\;cm^2/V.s$, respectively. Therefore, since the electron mobility of poly 3C-SiC films grown on AlN buffer layer was two times higher than that of 3C-SiC/$SiO_2$, a AlN film is a suitable material, as buffer layer, for the growth of poly 3C-SiC thin films with excellent properties for M/NEMS applications.

  • PDF

Stress-Bias Effect on Poly-Si TFT's on Glass Substrate

  • Baek, Do-Hyun;Yong Jae lee
    • Proceedings of the IEEK Conference
    • /
    • 2000.07b
    • /
    • pp.933-936
    • /
    • 2000
  • N-channel poly-Si TFT, processed by Solid Phase Crystalline(SPC) on a glass substrate, has been investigated by measuring its electrical properties before and after stressing. It is observed that the threshold voltage shift due to electrical stress varies with various stress conditions. Threshold voltages measured in 1.5um and 3um poly-Si TFT’s are 3.3V, 37V respectively. With the threshold voltage shift, the degradation of transconductance and subthreshold swing is also observed.

  • PDF

Room Temperature Preparation of Poly-Si Thin Films by IBE with Substrate Bias Method

  • Cho, Byung-Yoon;Yang, Sung- Chae;Han, Byoung-Sung;Lee, Jung-Hui;Yatsui Kiyoshi
    • Transactions on Electrical and Electronic Materials
    • /
    • v.6 no.2
    • /
    • pp.57-62
    • /
    • 2005
  • Using intense pulsed ion beam evaporation technique, we have succeeded in the preparation of poly crystalline silicon thin films without impurities on silicon substrate. Good crystallinity and high deposition rate have been achieved without heating the substrate by using lEE. The crystallinity of poly-Si film has been improved with the high density of the ablation plasma. The intense diffraction peaks of poly-Si thin films could be obtained by using the substrate bias system. The crystallinity and the deposition rate of poly-Si thin films were increased by applying (-) bias voltage for the substrate.

Analysis of Electrical Characteristics of Low Temperature and High Temperature Poly Silicon TFTs(Thin Film Transistors) by Step Annealing (스텝 어닐링에 의한 저온 및 고온 n형 다결정 실리콘 박막 트랜지스터의 전기적 특성 분석)

  • Lee, Jin-Min
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.24 no.7
    • /
    • pp.525-531
    • /
    • 2011
  • In this paper, experimental analyses have been performed to compare the electrical characteristics of n channel LT(low temperature) and HT(high temperature) poly-Si TFTs(polycrystalline silicon thin film transistors) on quartz substrate according to activated step annealing. The size of the particles step annealed at low temperature are bigger than high temperature poly-Si TFTs and measurements show that the electric characteristics those are transconductance, threshold voltage, electric effective mobility, on and off current of step annealed at LT poly-Si TFTs are high more than HT poly-Si TFT's. Especially we can estimated the defect in the activated grade poly crystalline silicon and the grain boundary of LT poly-Si TFT have more high than HT poly-Si TFT's due to high off electric current. Even though the size of particles of step annealed at low temperature, the electrical characteristics of LT poly-Si TFTs were investigated deterioration phenomena that is decrease on/off current ratio depend on high off current due to defects in active silicon layer.