• Title/Summary/Keyword: Phase-Locked-Loop (PLL)

Search Result 415, Processing Time 0.028 seconds

A DPLL with a Modified Phase Frequency Detector to Reduce Lock Time (록 시간을 줄이기 위한 변형 위상 주파수 검출기를 가진 DPLL)

  • Hasan, Md. Tariq;Choi, GoangSeog
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.50 no.10
    • /
    • pp.76-81
    • /
    • 2013
  • A new phase frequency detector based digital phase-locked loop (PLL) of 125 MHz was designed using the 130 nm CMOS technology library consisting of inverting edge detectors along with a typical digital phase-locked loop to reduce the lock time and jitter for mid-frequency applications. XOR based inverting edge detectors were used to obtain a transition earlier than the reference signal to change the output more quickly. The HSPICE simulator was used in a Cadence environment for simulation. The performance of the digital phase-locked loops with the proposed phase frequency detector was compared with that of conventional phase frequency detector. The PLL with the proposed detector took $0.304{\mu}s$ to lock with a maximum jitter of approximately 0.1142 ns, whereas the conventional PLL took a minimum of $2.144{\mu}s$ to lock with a maximum jitter of approximately 0.1245 ns.

Improvement of PLL Method for Voltage Control of Dynamic Voltage Restorer (동적전압보상기의 전압제어를 위한 PLL 방식의 개선)

  • Kim, Byong-Seob;Choi, Jong-Woo
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.58 no.5
    • /
    • pp.936-943
    • /
    • 2009
  • Dynamic voltage restorer(DVR) is now more preferable enhancement than other power quality enhancement in industry to reduce the impact of voltage faults, especially voltage sags to sensitive loads. The main controllers for DVR consists of PLL(phase locked loop), compensation voltage calculator and voltage compensator. PLL detects the voltage faults and phase. Compensation voltage calculator calculates the reference voltage from the source voltage and phase. With calculated compensation voltage from PLL, voltage compensator restores the source voltage. If PLL detect ideal phase, compensation voltage calculator calculates ideal compensation voltage. Therefore, PLL for DVR is very important. This paper proposes the new method of PLL in DVR. First, the power circuit of DVR system is analyzed in order to compensate the voltage sags. Based on the analysis, new PLL for improving transient response of DVR is proposed. The proposed method uses band rejection filter(BRF) at q-axis in synchronous flame. In order to calculate compensation voltage in commercial instruments, the PQR theory is used. Proposed PLL method is demonstrated through simulation using Matlab-Simulink and experiment, and by checking load voltage, confirms operation of the DVR

PLL Control Strategy for ZVRT(Zero Voltage Ride Through) of a Grid-connected Single-phase Inverter (계통연계형 단상 인버터의 ZVRT(Zero Voltage Ride Through)를 위한 PLL 제어 전략)

  • Lee, Tae-Il;Lee, Kyung-Soo
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.24 no.3
    • /
    • pp.169-180
    • /
    • 2019
  • Grid codes for grid-connected inverters are essential considerations for bulk grid systems. In particular, a low-voltage ride-through (LVRT) function, which can contribute to the grid system's stabilization with the occurrence of voltage sag, is required by such inverters. However, when the grid voltage is under zero-voltage condition due to a grid accident, a zero-voltage ride-through (ZVRT) function is required. Grid-connected inverters typically have phase-locked loop (PLL) control to synchronize the phase of the grid voltage with that of the inverter output. In this study, the LVRT regulations of Germany, the United States, and Japan are analyzed. Then, three major PLL methods of grid-connected single-phase inverters, namely, notch filter-PLL, dq-PLL using an active power filter, and second-order generalized integrator-PLL, are reviewed. The proposed PLL method, which controls inverter output under ZVRT condition, is suggested. The proposed PLL operates better than the three major PLL methods under ZVRT condition in the simulation and experimental tests.

Performance Improvement of Position Estimation by Double-PLL Algorithm in Hall Sensor based PMSM Control (Double-PLL을 이용한 홀 센서 기반 PMSM 제어의 위치 추정 성능 개선)

  • Lee, Song-Cheol;Jung, Young-Seok
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.22 no.3
    • /
    • pp.270-275
    • /
    • 2017
  • This paper proposes a double-phase-locked-loop (PLL) to improve the performance of position estimation in hall sensor-based permanent magnet synchronous motor control. In hall sensor-based control, a PLL is normally used to estimate the rotor position. The proposed Double-PLL consists of two PLLs, including a reset type integrator. The motor control is more accurate and has better performance than conventional PLL, such as a small estimated position ripple. The validity of the proposed algorithm is verified by simulations and experiments.

Analysis of PLL Phase Noise Effect for High Data-rate Underwater Communications

  • Lee, Chong-Hyun;Bae, Jin-Ho;Hwang, Chang-Ku;Lee, Seung-Wook;Shin, Jung-Chae
    • International Journal of Ocean System Engineering
    • /
    • v.1 no.4
    • /
    • pp.205-210
    • /
    • 2011
  • High data-rate underwater communications is demanded. This demand imposes stringent requirements on underwater communication equipment of phase-locked-loop (PLL). Phase noise in PLL is unwanted and unavoidable. In this paper, we investigate the PLL phase noise effect on high order QAM for underwater communication systems. The phase noise model using power spectral density is adopted for performance evaluation. The phase noise components considered in PLL are reference oscillator, voltage controlled oscillator (VCO), filter and divider. The filters in PLL noise are assumed to be second order active and passive low pass filters. Through simulation, we analyze the phase noise characteristics of the four components and then investigate the performance improvement factor of each component. Consequently, we derive specifications of VCO, phase detector, divider to meet performance requirement of high data-rate communication using QAM under phase noise influence.

Design and Implementation of 40 Gb/s Clock Recovery Module Using a Phase-Locked Loop with hold function (유지 기능을 가지는 위상고정 루프를 이용한 40 Gb/s 클락 복원 모듈 설계 및 구현)

  • Park, Hyun;Woo, Dong-Sik;Kim, Jin-Joog;Lim, Sang-Kyu;Kim, Kang-Wook
    • Proceedings of the Korea Electromagnetic Engineering Society Conference
    • /
    • 2005.11a
    • /
    • pp.191-196
    • /
    • 2005
  • A low-cost, high-performance 40 Gb/s clock recovery module using a phase-locked loop(PLL) for a 40 Gb/s optical receiver has been designed and implemented. It consists of a clock recovery circuit, a RF mixer and frequency discriminator for phase/frequency detection, a DR-VCO, a phase shifter, and a hold circuit. The recovered 40 GHz clock is synchronized with a stable 10 GHz DR-VCO. The clock stability and jitter characteristics of the implemented PLL-based clock recovery module has shown to significantly improve the performance of the conventional open-loop type clock recovery module with DR filter. The measured peak-to-peak RMS jitter is about 230 fs. When input signal is dropped, the 40 GHz clock is generated continuously by hold circuit. The implemented clock recovery module can be used as a low-cost and high-performance receiver module for 40 Gb/s commercial optical network.

  • PDF

A Phase-Locked Loop Using Switched-Capacitor Loop Filter (Switched-Capacitor 루프 필터를 이용한 Phase-Locked Loop의 설계)

  • 최근일;이용석
    • Proceedings of the IEEK Conference
    • /
    • 2000.11b
    • /
    • pp.333-336
    • /
    • 2000
  • Modem standard CMOS process technology suffer from so large amount of PVT i.e process, voltage and temperature variation over 30% of its desired value that accurate resistor value is hard to be achieved. A filter using switched-capacitor(SC) circuit has a time constant proportional to relative capacitor area ratio rather than its absolute value. If the PLL's loop filter were made out of SC circuit, there could be much less PVT variation problem. Furthermore, programmability on the loop filter can be achieved In this paper, we present the PLL with SC loop filter. The accuracy provided by SC filter would be helpful to enhance PLL's locking behaviour.

  • PDF

Design and Implementation of a Novel Frequency Modulation Circuit using Phase Locked Loop Synthesizer (PLL 주파수 합성기를 이용한 새로운 주파수 변조 회로 설계 및 제작)

  • 양승식;이종환;염경환
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.15 no.6
    • /
    • pp.599-607
    • /
    • 2004
  • In this paper, using phase locked loop(PLL) synthesizer, we introduce a novel but simple and low cost frequency modulation(FM) circuit of a flat peak frequency deviation fur modulation signal whose frequency covers from outside to inside of the loop-bandwidth of PLL. The FM circuit was basically designed to compensate an amount of feedback of the loop filter in PLL. The circuit also includes the capability of the adjustment of peak frequency deviation and of blocking the intereference with the loop filter. The designed circuit was successfully implemented and showed the flat frequency deviation as expected in the design. In addition, the novel measurement method of the wideband FM modulation index is suggested verified With the suggest measurement, it can be successfully shown the designed circuit has the expected frequency deviation.

Performance Improvement of Single-phase PLL Control using State Observer (상태관측기를 이용한 단상 PLL제어의 성능 개선)

  • Hwang, Hee-Hun;Choi, Jong-Woo
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.14 no.2
    • /
    • pp.96-104
    • /
    • 2009
  • This paper proposes a single-phase Phase-locked loop (PLL) of the virtual two phase generator using full-order state observer, which is essential to find phase and frequency of the single-phase source. The conventional methods cannot remove the low-order harmonics included in source voltage, which influencesto whole PLL control system. The proposed algorithm separates fundamental wave from harmonics, and removes harmonics effectively. Therefore it generates only the fundamental wave. As it controls virtual voltage and input voltage together, it decreases steady-state error. From simulation and experimental results, the generated frequency by the proposed PLL which it plans, converges to the actual value, and the steady-state error is much reduced under given harmonic voltages. It is also confirmed that the proposed algorithm removed harmonics effectively and it generates only the fundamental wave.

New 3-Phase Phase Locked Loop(PLL) Strategy Haying Frequency Limiter and Anti-windup Suitable to Uninterruptible Power Supply (무정전전원장치에 적합한 주파수 제한기와 안티 와인드업을 가지는 새로운 3상 전원각 정보 추출 방식)

  • Ji, Jun-Keun
    • Journal of the Korea Academia-Industrial cooperation Society
    • /
    • v.7 no.6
    • /
    • pp.1086-1091
    • /
    • 2006
  • In this paper an advanced PLL strategy suitable to UPS, compared with conventional PLL strategy using the positive sequence component extracted from source voltages, is suggested. Frequency limiter and anti-windup are added to conventional PI controller in suggested PLL strategy. Basic operational principle of suggested PLL is same as that of conventional PLL, but the difference between two strategies is that the suggested PLL can limit the change of frequency in constant range because of inclusion of frequency limiter. Compute. simulation was carried fer the DVR(dynamic voltage restorer) compensating voltage to examine the difference between conventional PLL strategy and the suggested PLL strategy limiting frequency. And the results clearly demonstrate the effectiveness of the suggested PLL strategy for UPS.

  • PDF