• Title/Summary/Keyword: PCI Interface

Search Result 89, Processing Time 0.03 seconds

Effective Management for Retry Buffer on PCI-Express Interface (PCI-Express의 재전송 버퍼 관리 기법)

  • 장형식;현유진;성광수
    • Proceedings of the IEEK Conference
    • /
    • 2003.11b
    • /
    • pp.69-72
    • /
    • 2003
  • The PCI Express spec introduces retry buffer in Data Link Layer For data integrity. But this buffer have some restrictions as buffer's usage. So we proposed effective management for retry buffer on PCI-Express interface. Proposed buffer management give increase performance and data integrity simultaneously.

  • PDF

An Implementation of a PCI Interface for H.264/AVC Encoder (H.264/AVC 인코더 용 PCI 인터페이스의 구현)

  • Park, Kyoung-Oh;Kim, Tae-Hyun;Hwang, Seung-Hoon;Hong, You-Pyo
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.35 no.9A
    • /
    • pp.868-873
    • /
    • 2010
  • H.264/AVC video compression standard has been adopted for DMB, digital TV and various next generation broadcasting, communication and consumer electronics applications, and modern DVR system is also based on H.264/AVC standard. Although PC-based DVRs use PCI bus for main interface typically, H.264/AVC codec for SOCs use AHB bus for host interface. In this paper, we present an implementation of PCI to AHB interface module for H.264/AVC codec to efficiently communicate with a PC and experimental results.

Design of General Peripheral Interface Using Serial Link (직렬 링크 방식의 주변 장치 통합 인터페이스 설계)

  • Kim, Do-Seok;Chung, Hoon-Ju;Lee, Yong-Hwan
    • The Journal of Korea Institute of Information, Electronics, and Communication Technology
    • /
    • v.4 no.1
    • /
    • pp.68-75
    • /
    • 2011
  • The performance of peripheral devices is improving rapidly to meet the needs of users for multimedia data. Therefore, the peripheral interface with wide bandwidth and high transmission rate becomes necessary to handle large amounts of data in real time for multiple high-performance devices. PCI Express is a fast serial interface with the use of packets that are compatible with previous PCI and PCI-X. In this paper, we design and verify general peripheral interface using serial link. It includes two kinds of traffic class (TC) labels which are mapped to virtual channels (VC). The design adopts TC/VC mapping and the scheme of arbitration by priority. The design uses a packet which can be transmitted through up to four transmission lanes. The design of general peripheral interface is described in Verilog HDL and verified using ModelSim. For FPGA verification, Xilinx ISE and SPARTAN XC3S400 are used.We used Synopsys Design Compiler as a synthesis tool and the used library was MagnaChip 0.35um technology.

Mechanism for Improving Data Rate on PCI 2.2 Interface (PCI 2.2 Data 전송 효율을 향상시키기 위한 메커니즘)

  • 현유진;성광수
    • Proceedings of the IEEK Conference
    • /
    • 2003.07b
    • /
    • pp.807-810
    • /
    • 2003
  • The PCI 2.2 spec introduces Delayed Transaction mechanism to improve system performance for target device with slow local bus. But this mechanism has some restriction since target device doesn't know prefetch data size. So, we propose a new mechanism, which target device prefetch exact data on local bus, to improve data rate on PCI or local interface. The simulation results showed that the proposed mechanism more improves system performance than the Delayed Transaction mechanism.

  • PDF

Design and Verification of PCI Controller in a Multimedia Processor (멀티미디어 프로세서의 PCI 컨트롤러 디자인 및 검증)

  • 이준희;남상준;김병운;임연호;권영수;경종민
    • Proceedings of the IEEK Conference
    • /
    • 1999.11a
    • /
    • pp.499-502
    • /
    • 1999
  • This paper presents a PCI (Peripheral Component Interconnect) controller embedded in a multimedia processor, called FLOVA (FLOating point VLIW Architecture), targeting for 3D graphics applications. Fast I/O interfaces are essential for multimedia processors which usually handle large amount of multimedia data. Therefore, in FLOVA, PCI bus is adopted for I/O interface due to fast burst transaction. However, there are several problems in implementation and verification to use burst transaction of PCI. It is difficult to handle data transaction between two units which have two different operating frequency. FLOVA has more higher operating frequency about 100MHz than that of PCI local bus and it makes lower utilization of FLOVA bus. Also, traditional simulation is not sufficient for verification of PCI functionality. In this paper, we propose buffering schemes to implement the PCI controller with wide bandwidth and high bus utilization. Also, this paper shows how to verify the PCI controller using real PCI bus environments before its fabrication.

  • PDF

Design of PCI/USB Interface Controller with IEEE 1149.1 Test Function (IEEE 1149.1 테스트 기능이 내장된 PCI/USB 통합 인터페이스 회로의 설계)

  • Kim, Young-Hun;Kim, Ki-Tae;Park, Sung-Ju
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.43 no.10 s.352
    • /
    • pp.54-60
    • /
    • 2006
  • In order to test the board with IEEE 1149.1 boundary scan design, the test sequence must be applied as the bit stream However it is very tedious job to generate the test bit sequence since it requires the complete hlowledge about the 1149.1. This fuper introduces a convenient PCI/USB interface controller, named as Test-Ready PCI (TRPCI) ard Test-Ready USB (TRUSB). Test Bus Controller has been developed by TI and Lucent aiming to generate the test bit stream as an instruction level, thus even the novice test engineer can easily generate the test sequence.

Development of FPGA-based One-chip Position Controller with PCI Interface

  • Han, Sang-Gyu;Jeon, Jae-Wook
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 2002.10a
    • /
    • pp.36.4-36
    • /
    • 2002
  • $\textbullet$ A FPGA-based One-chip position controller with the PCI interface was developed. $\textbullet$ The peripherals of the existent controller can be implemented in one FPGA device. $\textbullet$ For this purpose, the high capacity FPGA device was used. $\textbullet$ PCI controller was merged into the position controller by using the PCI controller of core form. $\textbullet$ The developed position controller used only one FPGA device to achieve the required function. $\textbullet$ By doing this, the overall system can be simplified. $\textbullet$ The noise and power dissipation problems can be minimized and it has the advantage in the price.

  • PDF

Design and Implementation of a PCI-based Parallel Fuzzy Inference System (PCI 기반 병렬 퍼지추론 시스템과 설계 및 구현)

  • 이병권;이상구
    • Journal of the Korean Institute of Intelligent Systems
    • /
    • v.11 no.8
    • /
    • pp.764-770
    • /
    • 2001
  • In this paper, we propose a novel PCI bus based parallel fuzzy inference system for transferring and inferencing the large volumes of fuzzy data in high speed. For this, the PCI 9050 interface chip is used to connect a local bus design as a PCI target core using FPGA to the PCI bus. We design and implement the PCI target core by using VHDL to be processed in parallel by considering the points of parallelyzing each element of the membership functions and each block of the condition and/or consequent parts. The proposed system can be used in a system requiring a rapid inference time in a real-time system or pattern recognition on the large volume of satellite images that have many inference variables in the condition and consequent parts.

  • PDF

The Design of Efficient Functional Verification Environment for the future I/O Interface Controller (차세대 입출력 인터페이스 컨트롤러를 위한 효율적인 기능 검증 환경 구현)

  • Hyun Eu-Gin;Seong Kwang-Su
    • Journal of the Institute of Electronics Engineers of Korea CI
    • /
    • v.43 no.4 s.310
    • /
    • pp.39-49
    • /
    • 2006
  • This paper proposes an efficient verification environment of PCI Express controller that is the future I/O interface. This verification environment consists of a test vector generator, a test bench, and two abstract memories. We also define the assembler set to generate the verification scenarios. In this paper, we propose the random test environment which consists of a random vector generator, a .simulator part, and a compare engine. This verification methodology is useful to find the special errors which are not detected by the basic-behavioral test and hardware-design test.

A Study on the PCI Interface Design using Modified Image Interpolation Algorithm (개선된 영상 보간 알고리즘을 이용한 PCI 인터페이스 설계에 관한 연구)

  • Lee, In-Sup;Ko, Young-Oog;Kim, Hwan-Yong;Kim, Tae-Hyung
    • Proceedings of the KIEE Conference
    • /
    • 2001.11c
    • /
    • pp.409-412
    • /
    • 2001
  • This paper decides provision of brightness by average value of horizontal pixel, vertical pixel association. Give weight at association value calculation to improve diagonal line characteristics, and applied method to add average of vertical pixel and average of diagonal line pixel at interpolation. Therefore it improves PSNR, and it proposed algorithm that improve horizontal outline and vortical outline characteristics in big area of luminance contrast. It changed scanning line of serial scan based on proposed algorithm and designed variable image system for efficient data transmission through PCI interface circuit.

  • PDF