• 제목/요약/키워드: Multi-Chip Packaging

검색결과 50건 처리시간 0.029초

CSP + HDI : MCM!

  • Bauer, Charles-E.
    • 한국마이크로전자및패키징학회:학술대회논문집
    • /
    • 한국마이크로전자및패키징학회 2000년도 Proceedings of 5th International Joint Symposium on Microeletronics and Packaging
    • /
    • pp.35-40
    • /
    • 2000
  • MCM technology languished troughout most of the 1990's due to high costs resulting from low yields and issues with known god die. During the last five years of the decade new developments in chip scale packages and high density, build up multi-layer printed wiring boards created new opportunities to design and produce ultra miniaturized modules using conventional surface mount manufacturing capabilities. Focus on the miniaturization of substrate based packages such as ball grid arrays (BGAs) resulted in chip scale packages (CSPs) offering many of the benefits of flip chip along with the handling, testing, manufacturing and reliability capabilities of packaged deviced. New developments in the PWB industry sought to reduce the size, weight, thickness and cost of high density interconnect (HDI) substrates. Shrinking geometries of vias and new constructions significantly increased the interconnect density available for MCM-L applications. This paper describes the most promising CSP and HDI technologies for portable products, high performance computing and dense multi-chip modules.

  • PDF

집적화된 CMOS 센서의 팩키징 연구 및 특성 평가 (The Study and characteristics of integrated CMOS sensor's packaging)

  • 노지형;권혁빈;신규식;조남규;문병무;이대성
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2009년도 제40회 하계학술대회
    • /
    • pp.1551_1552
    • /
    • 2009
  • In this paper, we presented the packaging technologies of CMOS ISFET(Ion Sensitive Field Effect Transistor) pH sensor using post-CMOS process and MCP(Multi Chip Packaging). We have proposed and developed two types of packaging technology. one is one chip, which sensing layer is deposited on the gate metal of standard CMOS ISFET, the other is two chip type, which sensing layer is separated from CMOS ISFET and connected by bonding wire. These proposed packaging technologies would make it easy to fabricate CMOS ISFET pH sensor and to make variety types of pH sensor.

  • PDF

멀티블레이드를 이용한 Micro BGA의 초정밀 싱귤레이션 (Ultra-precision Singulation of Micro BGA using Multi Blade)

  • 김성철;이은상;이해동
    • 한국정밀공학회:학술대회논문집
    • /
    • 한국정밀공학회 1997년도 추계학술대회 논문집
    • /
    • pp.861-864
    • /
    • 1997
  • Singulation is a process that cutting for separating a chip individually after finishing packaging process(micro BGA etc.). For shortening the process of singulation, we proposed the singulation using multi-blade. This paper introduced a method of multi-blade singulation and investigated a result of application and problems. The efficiency of singulation process was improved five times better than the single-blade by the singulation using Multi-blade.

  • PDF

CSP의 Multi-sorting을 위한 pick and place 시스템의 개발 (The development of Pick and place system for multi-sorting of CSP)

  • 김찬용;곽철훈;이은상
    • 한국정밀공학회:학술대회논문집
    • /
    • 한국정밀공학회 1997년도 추계학술대회 논문집
    • /
    • pp.171-174
    • /
    • 1997
  • The great development of semiconductor industry demands the high efficiency and performance of related device, but the pick and place system of semiconductor packaging device can load a few units until nowdays. Although the system can load a lot of units, it can work multiple sort operation. The defect like that causes a low efficiency. Therefore, this paper represents the development of pick and place system which can work multiple sort operation.

  • PDF

MCM-C(Multi-Chip-Module)용 내장형 캐패시터의 구조적 특성에 관한 연구 (Study on the structure of buried type capacitor for MCM (Multi-Chip-Module))

  • 유찬세;이우성;조현민;임욱;곽승범;강남기;박종철
    • 마이크로전자및패키징학회지
    • /
    • 제6권4호
    • /
    • pp.49-53
    • /
    • 1999
  • 본 연구에서는 기존의 구조와 대등한 용량을 가지면서도 module내부에서 capacitor가 차지하는 부피를 최소화하고, 특히 기생 직렬 인덕턴스 값을 최소화할 수 있는 구조를 고안하였다. 이 과정에서 위에서 언급한 via의 위치, 길이, 개수등에 의한 특성을 분석하고 이를 최적화 하였다. HP사의 HFSS를 통해 이 구조의 특성을 검증하고 등가 회로 분석을 통해 기생 직렬 인덕턴스 값을 계산하였다. 이를 화인하기 위해 LTCC재료를 이용하여 실제로 시작품을 제작하여 직접 측정하였다. 이러한 buried type의 수동소자를 가장 정확하게 측정할 수 있는 방법을 고안하였고, 이 과정에서 측정을 위한 via, strip line 의 특성들을 모두 수치화하여 내장되어 있는 capacitor 만의 특성을 얻어내었다.

  • PDF

소형.저 전력 프로세서를 이용한 소화기 사격통제장치 주제어보드 설계기법 연구 (Research about Design Techniques of A Fire Control System Main Control Board for Individual Combat Weapons using a Small and Low power Processor)

  • 곽기호
    • 한국군사과학기술학회지
    • /
    • 제8권2호
    • /
    • pp.30-37
    • /
    • 2005
  • In this paper, we propose how to design a fire control system main control board for individual combat weapons using a small and low power processor. To design an electric board of small weapon systems, Size and power consumption are very important factors. We solved the problem using selection of an adaptive processor, introduction of MicroChipPackaging method, and separate design of a main board Also we applied these methods to make the fire control system for small arms.

극소형 전자기파 송수신기의 제작 및 전기도금된 구리박막의 칩단위 근접 전자기장 차폐효과 분석 (Microfabrication of Microwave Transceivers for On-Chip Near-Field Electromagnetic Shielding Characterization of Electroplated Copper Layers)

  • 강태구;조영호
    • 대한기계학회논문집A
    • /
    • 제25권6호
    • /
    • pp.959-964
    • /
    • 2001
  • An experimental investigation on the near-field electromagnetic loss of thin copper layers has been presented using microfabricated microwave transceivers for applications to multi-chip microsystems. Copper layers in the thickness range of 0.2$\mu$m∼200$\mu$m have been electroplated on the Pyrex glass substrates. Microwave transceivers have been fabricated using the 3.5mm$\times$3.5mm nickel microloop antennas, electroformed on the silicon substrates. Electromagnetic radiation loss of the copper layers placed between the microloop transceivers has been measured as 10dB∼40dB for the wave frequency range of 100MHz∼1GHz. The 0.2$\mu$m-thick copper layer provides a shield loss of 20dB at the frequencies higher than 300MHz, whereas showing a predominant decreases of shield loss to 10dB at lower frequencies. No substantial increase of the shield effectiveness has been found for the copper shield layers thicker that 2 $\mu$m.

Copper Interconnection and Flip Chip Packaging Laboratory Activity for Microelectronics Manufacturing Engineers

  • Moon, Dae-Ho;Ha, Tae-Min;Kim, Boom-Soo;Han, Seung-Soo;Hong, Sang-Jeen
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2012년도 제42회 동계 정기 학술대회 초록집
    • /
    • pp.431-432
    • /
    • 2012
  • In the era of 20 nm scaled semiconductor volume manufacturing, Microelectronics Manufacturing Engineering Education is presented in this paper. The purpose of microelectronic engineering education is to educate engineers to work in the semiconductor industry; it is therefore should be considered even before than technology development. Three Microelectronics Manufacturing Engineering related courses are introduced, and how undergraduate students acquired hands-on experience on Microelectronics fabrication and manufacturing. Conventionally employed wire bonding was recognized as not only an additional parasitic source in high-frequency mobile applications due to the increased inductance caused from the wiring loop, but also a huddle for minimizing IC packaging footprint. To alleviate the concerns, chip bumping technologies such as flip chip bumping and pillar bumping have been suggested as promising chip assembly methods to provide high-density interconnects and lower signal propagation delay [1,2]. Aluminum as metal interconnecting material over the decades in integrated circuits (ICs) manufacturing has been rapidly replaced with copper in majority IC products. A single copper metal layer with various test patterns of lines and vias and $400{\mu}m$ by $400{\mu}m$ interconnected pads are formed. Mask M1 allows metal interconnection patterns on 4" wafers with AZ1512 positive tone photoresist, and Cu/TiN/Ti layers are wet etched in two steps. We employed WPR, a thick patternable negative photoresist, manufactured by JSR Corp., which is specifically developed as dielectric material for multi- chip packaging (MCP) and package-on-package (PoP). Spin-coating at 1,000 rpm, i-line UV exposure, and 1 hour curing at $110^{\circ}C$ allows about $25{\mu}m$ thick passivation layer before performing wafer level soldering. Conventional Si3N4 passivation between Cu and WPR layer using plasma CVD can be an optional. To practice the board level flip chip assembly, individual students draw their own fan-outs of 40 rectangle pads using Eagle CAD, a free PCB artwork EDA. Individuals then transfer the test circuitry on a blank CCFL board followed by Cu etching and solder mask processes. Negative dry film resist (DFR), Accimage$^{(R)}$, manufactured by Kolon Industries, Inc., was used for solder resist for ball grid array (BGA). We demonstrated how Microelectronics Manufacturing Engineering education has been performed by presenting brief intermediate by-product from undergraduate and graduate students. Microelectronics Manufacturing Engineering, once again, is to educating engineers to actively work in the area of semiconductor manufacturing. Through one semester senior level hands-on laboratory course, participating students will have clearer understanding on microelectronics manufacturing and realized the importance of manufacturing yield in practice.

  • PDF