• Title/Summary/Keyword: Grain boundary layer

Search Result 154, Processing Time 0.029 seconds

Corrosion at the Grain Boundary and a Fluorine-Related Passivation Layer on Etched Al-Cu (1%) Alloy Surfaces

  • Baek, Kyu-Ha;Yoon, Yong-Sun;Park, Jong-Moon;Kwon, Kwang-Ho;Kim, Chang-Il;Nam, Kee-Soo
    • ETRI Journal
    • /
    • v.21 no.3
    • /
    • pp.16-21
    • /
    • 1999
  • After etching Al-Cu alloy films using SiCl4/Cl_2/He/CHF3 mixed gas plasma, the corrosion phenomenon at the grain boundary of the etched surface and a passivation layer on the etched surface with an SF6 plasma treatment subsequent to the etching were studied. In Al-Cu alloy system, corrosion occurs rapidly on the etched surface by residual chlorine atoms, and it occurs dominantly at the grain boundaries rather than the crystalline surfaces. To prevent corrosion, the SF6 gas plasma treatment subsequent to etching was carried out. The passivation layer is composed of fluorine-related compounds on the etched Al-Cu surface after the SF6 treatment, and it suppresses effectively corrosion on the surface as the SF6 treatment pressure increases. Corrosion could be suppressed successfully with the SF6 treatment at a total pressure of 300 mTorr. To investigate the reason why corrosion could be suppressed with the SF6 treatment, behaviors of chlorine and fluorine were studied by various analysis techniques. It was also found that the residual chlorine incorporated at the grain boundary of the etched surface accelerated corrosion and could not be removed after the SF6 plasma treatment.

  • PDF

Microstructures and Dielectric Properties of SrTiO$_3$-Based BL Capacitor with Content of Ca

  • 김충혁;최운식;이준웅
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.12 no.1
    • /
    • pp.35-43
    • /
    • 1999
  • Microstructures and dielectric properties of (Sr$\_$1-x/Ca$\_$x/) TiO$_3$-0.006Nb$_2$O$\_$5/ (0.05$\leq$x$\leq$0.2) boundary layer ceramics were investigated. The samples fired in a reducing atmosphere(N$_2$) were painted on the surface with CuO paste for the subsequent grain boundary diffusion, and then annealed at 1100$^{\circ}C$ for 2 hrs. The metal oxide of CuO infiltrated by thermal diffusion from surface of sample presents continuously in not grain but only grain boundary, and makes up thin boundary phase. The SEM photo, and EDAX revealed that CuO was penetrated rapidly into the bulk along the grain boundaries during the annealing. The average grain sizes is continuously increased as the content of substitutional Ca is increased from 5[mol%] to 15[mol%], but the average grain size of the sample with content of 20[mol%] Ca is slightly decreased. In the samples with content of 10∼15[mol%] Ca, excellent dielectric properties were obtained as follows; dielectric constant <25000, dielectric loss <0.3[%], and capacitance change rate as a function of temperature <${\pm}$10[%], respectively. All samples in this study exhibited dielectric relaxation with frequency as a functior of the temperature.

  • PDF

Analysis of Electroluminescent Device Using Fractal Theory (프랙탈 이론을 이용한 발광소자 발광특성 분석)

  • 조재철;박계춘;홍경진
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.15 no.4
    • /
    • pp.332-337
    • /
    • 2002
  • The applicability of models based on fractal geometry to characterize the surface of the EL devices was investigated. Insulating layer and phosphor layer of EL devices were deposited on ITO glass using e-beam method. The images of phosphor layer by scanning electron microscope(SEM) were transformed to binary coded data. The relations between fractal geometry and electrical characteristics of EL devices were investigated. When the fractal dimension of $Cas:EuF_3$ EL device was 1.82 and its grain boundary area was 19%, the brightness of $Cas:EuF_3$ EL device was 261 cd/$\textrm{m}^2$.

Electric equivalent circuit of $SrTiO_3$-based varistor ($SrTiO_3$ 바리스터의 전기적 등가회로)

  • Kang, Dae-Ha;Roh, Il-Soo
    • Journal of Advanced Marine Engineering and Technology
    • /
    • v.30 no.8
    • /
    • pp.907-918
    • /
    • 2006
  • In this study capacitance and dielectric loss factor were measured with low-voltage signal and the simulation of equivalent circuits for the data was conducted. As the result it was shown that the equivalent circuit model considered the grain-boundary structure with semiconducting layer, dielectric layer and depletion layer was well approximated with the observed data. Various parameters were determined by a optimum curve-fitting method and could be used to analyze the characteristics of varistor. It also seems that the proposed equivalent circuit model will be adopted for other BL type varistors.

Josephson Property and Magnetoresistance in Y$_1Ba_2Cu_3O_{7-x}$ and La$_{0.2}Sr_{0.8}MnO_3$ Films on Biepitaxial SrTiO$_3$/(MgO/)Al$_2O_3$(1120) (SrTiO$_3$/(MgO/)Al$_2O_3$(1120) 위에 쌍에피택셜하게 성장한 Y$_1Ba_2Cu_3O_{7-x}$와 La$_{0.2}Sr_{0.8}MnO_3$ 박막의 조셉슨 및 자기저항 특성연구)

  • Lee, Sang-Suk;Hwang, Do-Guwn
    • 한국초전도학회:학술대회논문집
    • /
    • v.9
    • /
    • pp.185-188
    • /
    • 1999
  • Biepitaxial Y$_1Ba_2Cu_3O_{7-x}$ (YBCO) and La$_{0.2}Sr_{0.8}MnO_3$ (LSMO) thin films have been prepared on SrTiO$_3$ buffer layer and MgO seed layer grown on Al$_2O_3$(11${\bar{2}}$0)substrates by dc-sputtering with hollow cylindrical targets, respectively. We charaterized Josephson properties and significantly large magnetoresistance in YBCO and LSMO films with 45$^{\circ}$ grain boundary junction, respectively. The observed working voltage (I$_cR_n$) at 77 K in grain boundary junction was below 10${\mu}$V, which is typical I$_cR_n$ value of single biepitaxial Josephson junction. The field magnetoresistance ratio (MR) of LSMO grain boundary juncoon at 77K was enhanced to 13%, which it was significant MR value with high magnetic field sensitivity at a low field of 250 Oe. These results indicate that inserting the insulating layer instead of the grain boundary layer with metallic phase can be possible to apply a new SIS Josephson junction and a novel magnetic device using spin-polarized tunneling junction.

  • PDF

A study on the properties of thermally stimulated current of $(Sr_{0.85}-Ca_{0.15})$$TiO_3$ grain boundary layer ceramic ($(Sr_{0.85}-Ca_{0.15})$$TiO_3$ 입계층 세라믹의 열자력전류 특성에 관한 연구)

  • 김진사;김성열;유영각;최운식;이준웅
    • Electrical & Electronic Materials
    • /
    • v.9 no.4
    • /
    • pp.396-403
    • /
    • 1996
  • In this paper, the (S $r_{0.85}$.C $a_{0.15}$)Ti $O_{3}$ of paraelectric grain boundary layer (GBL) ceramics were fabricated, and the analysis of microstructuye and the thermally stimulated current(TSC) were investigated for understanding effects of GBL's interfacial phenomenon on variations of electrical properties. As a result, the three peaks of .alpha., .alpha. and .betha. were obtained at the temperature of -20 [.deg. C], 20[.deg. C] and 80[.deg. C], respectively. The origins of these peaks are that the .alpha. peak observed at -20[.deg. C] looks like to be ascribed to the ionization excitation from donor level in the grain, and the .alpha.' peak observed at 20[.deg. C] appears to show up by detrap of the trapped carrier of border between the oxidation layer and the grain, and the .betha. peak observed at 80[.deg. C] seems to be resulted from hopping conduction of existing carrier in the trap site of the border between the oxidation and second phase. and second phase.

  • PDF

The 1/f Noise Analysis of 3D SONOS Multi Layer Flash Memory Devices Fabricated on Nitride or Oxide Layer (산화막과 질화막 위에 제작된 3D SONOS 다층 구조 플래시 메모리소자의 1/f 잡음 특성 분석)

  • Lee, Sang-Youl;Oh, Jae-Sub;Yang, Seung-Dong;Jeong, Kwang-Seok;Yun, Ho-Jin;Kim, Yu-Mi;Lee, Hi-Deok;Lee, Ga-Won
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.25 no.2
    • /
    • pp.85-90
    • /
    • 2012
  • In this paper, we compared and analyzed 3D silicon-oxide-nitride-oxide-silicon (SONOS) multi layer flash memory devices fabricated on nitride or oxide layer, respectively. The device fabricated on nitride layer has inferior electrical properties than that fabricated on oxide layer. However, the device on nitride layer has faster program / erase speed (P/E speed) than that on the oxide layer, although having inferior electrical performance. Afterwards, to find out the reason why the device on nitride has faster P/E speed, 1/f noise analysis of both devices is investigated. From gate bias dependance, both devices follow the mobility fluctuation model which results from the lattice scattering and defects in the channel layer. In addition, the device on nitride with better memory characteristics has higher normalized drain current noise power spectral density ($S_{ID}/I^2_D$>), which means that it has more traps and defects in the channel layer. The apparent hooge's noise parameter (${\alpha}_{app}$) to represent the grain boundary trap density and the height of grain boundary potential barrier is considered. The device on nitride has higher ${\alpha}_{app}$ values, which can be explained due to more grain boundary traps. Therefore, the reason why the devices on nitride and oxide have a different P/E speed can be explained due to the trapping/de-trapping of free carriers into more grain boundary trap sites in channel layer.

Capacitive-Voltage properties of$(Sr{\cdot}Ca)TiO_{3}$ Ceramics ($(Sr{\cdot}Ca)TiO_{3}$ 세라믹스의 용량-전압 특성)

  • Kang, Jae-Hun;Choi, Woon-Shik;Kim, Chung-Hyeok;Kim, Jin-Sa;Park, Yong-Pill;Song, Min-Jong
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2001.11b
    • /
    • pp.34-37
    • /
    • 2001
  • In this study, the capacitance-voltage properties of $(Sr_{1-x}\cdot Ca_x)TiO_3(0.05{\leq}x{\leq}0.20)$-based grain boundary layer ceramics were investigated. The ceramics were fabricated by the conventional mixed oxide method. The sintering temperature and time were $1480\sim1500^{\circ}C$ and 4 hours. respectively. The 2nd phase formed by the thermal diffusion of CuO from the surface leads to very excellent dielectric properties, that is, ${\varepsilon}_r$ >50000, tan$\delta$ <0.05, ${\Delta}C$ < ${\pm}10%.$ The capacitance is almost unchanged below about 20[V] but it decreases slowly about 20[V]. The results of the capacitance-voltage properties indicated that the grain boundary was composed of the continuous insulating layers.

  • PDF

Behavior of Charged Particles do $(Sr_{0.85}{\cdot}Ca_{0.15})_mTiO_3$ Grain Boundary Layer Ceramics ($(Sr_{0.85}{\cdot}Ca_{0.15})_mTiO_3$ 입계층 세라믹의 하전입자 거동)

  • 김진사;정동효;김상남;박재세;최운식;이준용
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 1995.11a
    • /
    • pp.209-212
    • /
    • 1995
  • In this paper, the $(Sr_{0.85}{\cdot}Ca_{0.15})TiO_3$ of paraelectric grain boundary layer (GBL) ceramics were fabricated. The characteristics of electrical conduction and the thermally stimulated current(TSC) were measured respectively. The region I below 200[V/cm] shows the ohmic conduction, the region II between 200[V/cm] and 1000[V/cm] can be explained by the Pool-Frenkel emission theory, and the region III above 2000[V/cm] is dominated by the tunneling effect. As a result, The origins of these peaks are that the ${\alpha}$ peak observed at $-20[^{\circ}C]$ looks like to be ascribed to the ionization excitation from donor level in the grain, and the ${\alpha}^{\prime}$ peak observed at $-20[^{\circ}C]$ appears to show up by detrap of the trapped carrier of border between the oxidation layer and the grain, and the ${\beta}$ peak observed at $80[^{\circ}C]$ seems to be resulted from hopping conduction of existing carrier in the trap site of the border between the oxidation and second phase.

  • PDF

Bi-layer channel large grain TFT의 channel width의 변화에 따른 전기적 특성 비교 분석

  • Lee, Won-Baek;Park, Hyeong-Sik;Park, Seung-Man;Lee, Jun-Sin
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2010.02a
    • /
    • pp.430-430
    • /
    • 2010
  • MICC 방법으로 제작된 TFT는 large grain과 그에 따른 grain boundary의 감소로 인하여여, 소자의 전기적 특성을 좋게 할 수 있다. 본 연구에서는 bi-layer channel의 large grain size TFT를 제작하여 소자의 전기적 특성을 비교하였다. Channel의 width / length의 크기는 각 각의 경우 $7/5{\times}2$, $10/5{\times}2$, $15/5{\times}2$ (${\mu}m$)로 하였다. 소자의 성능 측정 결과 Field-effect mobility의 경우에는 channel width가 증가할 수록 감소하는 경향성을 나타내었으며, Threshold voltage의 경우에는 조금 감소하는 경향성은 있었으나 변화의 폭이 매우 작았다. Output characteristics 의 경우에는 모든 set에서 좋은 saturation 특성을 보였다. 이것은 current croding이 없었다는 것을 의미하는데, 큰 grain size로 인한 효과로 해석 할 수 있다. 본 연구에서는 bi-layer channel에서 corner effect에 중점을 두어 소자의 전기적 특성 변화에 대하여 논하였다.

  • PDF