• 제목/요약/키워드: Gate Insulator

검색결과 380건 처리시간 0.028초

Low voltage stability of a-Si:H TFTs with $SiN_x$ dielectric films prepared by PECVD using Taguchi methods

  • Wu, Chuan-Yi;Sun, Kuo-Sheng;Cho, Shih-Chieh;Lin, Hong-Ming
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2005년도 International Meeting on Information Displayvol.I
    • /
    • pp.272-275
    • /
    • 2005
  • The high stability of a-Si:H TFTs device is studied with different deposited conditions of $SiN_x$ films by PECVD. The process parameters of $N_2$, $NH_3$ gas flow rate, RF power, and pressure s of hydrogenated amorphous silicon nitride are taken into account and analyzed by Taguchi experimental design method. The $NH_3$ gas flow rate and RF power are two major factors on the average threshold voltage and the a-SiNx:H film's structure. The hydrogen contents in $SiN_x$ films were measured by FTIR using the related Si-H/N-H bonds ratio in $a-SiN_x:H$ films. After the 330,000 sec gate bias stress is applied, the threshold voltages ($V_th$) shift less than 10%. This result indicates that the highly stable a-Si:H TFTs device can be fabricated with optimum gate $SiN_x$ insulator.

  • PDF

다결정 박막 트랜지스터 적용을 위한 SiNx 박막 연구 (A Study on the Silicon Nitride for the poly-Si Thin film Transistor)

  • 김도영;김치형;고재경;이준신
    • 한국전기전자재료학회논문지
    • /
    • 제16권12S호
    • /
    • pp.1175-1180
    • /
    • 2003
  • Transformer Coupled Plasma Chemical Vapor Deposited (TCP-CVD) silicon nitride (SiNx) is widely used as a gate dielectric material for thin film transistors (TFT). This paper reports the SiNx films, grown by TCP-CVD at the low temperature (30$0^{\circ}C$). Experimental investigations were carried out for the optimization o(SiNx film as a function of $N_2$/SiH$_4$ flow ratio varying ,3 to 50 keeping rf power of 200 W, This paper presents the dielectric studies of SiNx gate in terms of deposition rate, hydrogen content, etch rate and leakage current density characteristics lot the thin film transistor applications. And also, this work investigated means to decrease the leakage current of SiNx film by employing $N_2$ plasma treatment. The insulator layers were prepared by two step process; the $N_2$ plasma treatment and then PECVD SiNx deposition with SiH$_4$, $N_2$gases.

$BaMgF_4$/Si 구조를 이용한 비휘발성 메모리용 MFSFET의 제작 및 특성 (Fabrication and Properties of MFSFET′s Using $BaMgF_4$/Si Structures for Non-volatile Memory)

  • 이상우;김광호
    • E2M - 전기 전자와 첨단 소재
    • /
    • 제10권10호
    • /
    • pp.1029-1033
    • /
    • 1997
  • A prototype MFSFET using ferroelectric fluoride BaMgF$_4$as a gate insulator has been successfully fabricated with the help of 2 sheets of metal mask. The fluoride film was deposited in an ultrai-high vacuum system at a substrate temperature of below 30$0^{\circ}C$ and an in-situ post-deposition annealing was conducted for 20 seconds at $650^{\circ}C$ in the same chamber. The interface state density of the BaMgF$_4$/Si(100) interface calculated by a MFS capacitor fabricated on the same wafer was about 8$\times$10$^{10}$ /cm$^2$.eV. The I$_{D}$-V$_{G}$ characteristics of the MFSFET show a hysteresis loop due to the ferroelectric nature of the BaMgF$_4$film. It is also demonstrated that the I$_{D}$ can be controlled by the “write” plus which was applied before the measurements even at the same “read”gate voltage.ltage.

  • PDF

유기물 게이트 절연체를 사용한 pentacene 유기 박막 트랜지스터의 전기적 특성에 관한 연구 (A Study on the Electrical Characteristics of Pentacene Organic Thin Film Transistor using Organic Gate Insulator)

  • 김윤명;김옥병;김정수;김영관;정태형
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2000년도 추계학술대회 논문집 학회본부 C
    • /
    • pp.446-448
    • /
    • 2000
  • Organic semiconductors based on vacuum-deposited films of fused-ring polycyclic aromatic hydrocarbon have great potential to be utilized as an active layer for electronic and optoelectronic devices. In this study, pentacene thin films and electrode materials were deposited by Organic Molecular Beam Deposition (OMBD) and vacuum evaporation respectively. For the gate dielectric layer, OPTMER PC403 photo acryl (JSR Coporation.) was spin-coated and cured at $220^{\circ}C$. Electrical characteristics of the devices were investigated, where the channel length and width was $50{\mu}m$ and 5 mm. It was found that field effect mobility was $0.039\;cm^2V^{-1}s^{-1}$, threshold voltage was -7 V, and on/off current ratio was $10^6$.

  • PDF

A CMOS Stacked-FET Power Amplifier Using PMOS Linearizer with Improved AM-PM

  • Kim, Unha;Woo, Jung-Lin;Park, Sunghwan;Kwon, Youngwoo
    • Journal of electromagnetic engineering and science
    • /
    • 제14권2호
    • /
    • pp.68-73
    • /
    • 2014
  • A linear stacked field-effect transistor (FET) power amplifier (PA) is implemented using a $0.18-{\mu}m$ silicon-on-insulator CMOS process for W-CDMA handset applications. Phase distortion by the nonlinear gate-source capacitance ($C_{gs}$) of the common-source transistor, which is one of the major nonlinear sources for intermodulation distortion, is compensated by employing a PMOS linearizer with improved AM-PM. The linearizer is used at the gate of the driver-stage instead of main-stage transistor, thereby avoiding excessive capacitance loading while compensating the AM-PM distortions of both stages. The fabricated 836.5 MHz linear PA module shows an adjacent channel leakage ratio better than -40 dBc up to the rated linear output power of 27.1 dBm, and power-added efficiency of 45.6% at 27.1 dBm without digital pre-distortion.

LiNbO$_3$를 이용한 MFSFET의 제작 및 특성 (Fabrication and Properties of MFSFET′s using LiNbO$_3$ film)

  • 정순원;김채규;이상우;김광호
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 1998년도 춘계학술대회 논문집
    • /
    • pp.63-66
    • /
    • 1998
  • Prototype MFSFET′s using ferroelectric oxide LiNbO$_3$ as a gate insulator have been successfully fabricated with the help of 2 sheets of metal masks and demonstrated nonvolatile memory operations of the MFSFET′s. The estimated field-effect electron mobility and transconductance on a linear region of the fabricated FET were 600 $\textrm{cm}^2$/V.s and 0.16 mS/mm, respectively. The drain current of the "on" state was more than 4 orders of magnitude larger than the "off" state current at the same "read" gate voltage of 0.5 V, which means the memory operation of the MFSFET. A write voltage as low as $\pm$3 V, which is applicable to low power integrate circuits, was used for polarization reversal.

  • PDF

습식 산화를 이용한 원형 트렌치 게이트 IGBT에 관한 연구 (An Analysis of IGBT(Insulator Gate Bipolar Transistor) Structure with an Additional Circular Trench Gate using Wet Oxidation)

  • 곽상현;경신수;성만영
    • 한국전기전자재료학회논문지
    • /
    • 제21권11호
    • /
    • pp.981-986
    • /
    • 2008
  • The conventional IGBT has two problems to make the device taking high performance. The one is high on state voltage drop associated with JFET region, the other is low breakdown voltage associated with concentrating the electric field on the junction of between p base and n drift. This paper is about the structure to effectively improve both the lower on state voltage drop and the higher breakdown voltage than the conventional IGBT. For the fabrication of the circular trench IGBT with the circular trench layer, it is necessary to perform the only one wet oxidation step for the circular trench layer. Analysis on both the on state voltage drop and the breakdown voltage show the improved values compared to the conventional IGBT structure. Because the circular trench layer disperses electric field from the junction of between p base and n drift to circular trench, the breakdown voltage increase. The on state voltage drop decrease due to reduction of JFET region and direction changed of current path which pass through reversed layer channel. The electrical characteristics were studied by MEDICI simulation results.

ALD 방식의 $Al_2O_3$ 게이트 절연막을 이용한 저 전압 유기 트랜지스터에 관한 연구 (Low-Voltage Organic Thin-Film-Transistors on $Al_2O_3$ Gate Insulators Layer Fabricated by ALD Processing Method)

  • 형건우;소병수;이준영;박일홍;최학범;황진하;김영관
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2007년도 하계학술대회 논문집 Vol.8
    • /
    • pp.230-231
    • /
    • 2007
  • we fabricated a pentacene thin-film transistor with an $Al_2O_3$ layer of ALD as a gate insulator and obtained a device with better electrical characteristics at low operating voltages (below 16V). This device was found to have a field-effect mobility of $0.03cm^2/Vs$, a threshold voltage of -6V, an subthreshold slope of 1 V/decade, and an on/off current ratio of $10^6$.

  • PDF

고분자막을 점착층으로 사용한 유기 박막 트랜지스터의 안정성 (Stability of Organic Thin-Film Transistors Fabricated by Inserting a Polymeric Film)

  • 형건우;표상우;김준호;김영관
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2006년도 하계학술대회 논문집 Vol.7
    • /
    • pp.61-62
    • /
    • 2006
  • In this paper, it was demonstrated that organic thin- film transistors (OTFTs) were fabricated with the organic adhesion layer between an organic semiconductor and a gate insulator by vapor deposition polymerization (VDP) processing. In order to form polymeric film as an adhesion layer, VDP process was also introduced instead of spin-coating process, where polymeric film was co-deposited by high-vacuum thermal evaporation from 6FDA and ODA followed by curing. The saturated slop in the saturation region and the subthreshold nonlinearity in the triode region were c1early observed in the electrical output characteristics in our organic thin film transistors using the staggered-inverted top-contact structure. Field effect mobility, threshold voltage, and on-off current ratio in 15-nm-thick organic adhesion layer were about $0.5\;cm^2/Vs$, -1 V, and $10^6$, respectively. We also demonstrated that threshold voltage depends strongly on the delay time when a gate voltage has been applied to bias stress.

  • PDF

DC magnetron sputtering을 이용하여 증착한 ZnO 기반의 박막 트랜지스터의 특성 및 stability 향상을 위한 후열처리

  • 김경택;문연건;김웅선;박종완
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2009년도 제38회 동계학술대회 초록집
    • /
    • pp.188-188
    • /
    • 2010
  • 최근까지는 주로 비정질 실리콘이 디스플레이의 채널층으로 상용화 되어왔다. 비정질 실리콘 기반의 박막 트랜지스터는 제작의 경제성 및 균일성을 가지고 있어서 널리 상용화되고 있다. 하지만 비정질 실리콘의 구조적인 문제인 낮은 전자 이동도(< 1 cm2/Vs)로 인하여 디스플레이의 대면적화에 부적합하며, 광학적으로 불투명한 특성을 갖기 때문에 차세대 디스플레이의 응용에 불리한 점이 있다. 이런 문제점의 대안으로 현재 국내외 여러 연구 그룹에서 산화물 기반의 반도체를 박막 트랜지스터의 채널층으로 사용하려는 연구가 진행중이다. 산화물 기반의 반도체는 밴드갭이 넓어서 광학적으로 투명하고, 상온에서 증착이 가능하며, 비정질 실리콘에 비해 월등히 우수한 이동도를 가짐으로 디스플레이의 대면적화에 유리하다. 특히 Zinc Oxide, Tin Oxide등의 산화물이 연구되고 있으며, indium이나 aluminum등을 첨가하여 전기적인 특성을 향상시키려는 노력을 보이고 있다. 본 연구에서는 Zinc Oxide 기반의 박막 트랜지스터를 DC magnetron sputtering를 이용하여 상온에서 제작한 후 다양한 조건에서의 후열처리를 통하여 소자의 특성의 최적화를 이루는 것을 시도하였다. 그리고 ITO를 전극으로 사용하여 bottom gate 구조의 박막 트랜지스터를 만들고 air 분위기에서 온도별, 시간별 열처리를 진행하였다. 또한 gate insulator의 처리를 통하여 thin film의 interface 개선을 통하여 소자의 성능 향상을 시도 하였다. semiconductor analyzer로 소자의 출력 특성 및 전이 특성을 평가하였다. 그 결과 기존의 a-Si 기반의 박막 트랜지스터보다 우수한 이동도의 특성을 갖는 ZnO 박막 트랜지스터를 얻었다. 그리고 이를 바탕으로 ZnO를 이용하여 대면적 적합한 디스플레이를 제작할 수 있다는 가능성을 보인다. 그리고 Temperature, Bias Temperature stability, 경시변화 등의 다양한 조건에서의 안정성을 평가하여 안정성이 향상을 확보하여 비정질 실리콘을 대체할 유력한 후보중위 하나가 될 것이라고 생각된다.

  • PDF