• Title/Summary/Keyword: Feedthrough

Search Result 37, Processing Time 0.026 seconds

Linear Quadratic Regulation and Tracking using Output Feedback with Direct Feedthrough

  • Kang, Seungeun;Cha, Jihyoung;Ko, Sangho
    • International Journal of Aeronautical and Space Sciences
    • /
    • v.17 no.4
    • /
    • pp.593-603
    • /
    • 2016
  • This paper presents the development of linear quadratic regulation and output tracking algorithms using output feedback when both the measurement and performance output equations contain direct feedthrough terms. Although all physical systems can be modeled without direct feedthrough, there are still many situations where system models with direct feedthrough are important. For this situation, we modify previous work on the same topic for systems without direct feedthrough. It is shown that for the regulation problem, the optimal output feedback gain for a direct feedthrough case can be directly obtained, via a transformation, from the approach used for systems without direct feedthrough. However, for the tracking problem, a new set of coupled matrix equations for determining the optimal output feedback gain is derived from the necessary conditions for minimizing the cost function. The effectiveness of the developed algorithms is demonstrated using numerical examples.

New current memory cell with clock-feedthrough reduction scheme (클럭-피드쓰루를 개선한 새로운 전류 기억 소자)

  • 민병무;김재완;김수원
    • Journal of the Korean Institute of Telematics and Electronics D
    • /
    • v.34D no.1
    • /
    • pp.30-34
    • /
    • 1997
  • An improved clock-feedthrough compensation scheme for switche dcurrent system is proposed. Both the signal dependent and the constant clock-feedthrough terms are cancelled by using both NMOS and PMOS current samplers and by adopting a source replication technique. The proposed current memory cell was fabricated with 0.6$\mu$m CMOS process. Both experimental and theoretical results on clock-feedthrough error reveal substantial reduction over the existing compensation schemes.

  • PDF

A Study on Clock Feedthrough Compensation of Current Memory Device using CMOS switch for wireless PAN MODEM Improvement (CMOS Switch를 이용한 무선PAN 모뎀 구현용 전류메모리소자의 Clock Feedthrough 대책에 관한 연구)

  • Jo, Ha-Na;Lee, Chung-Hoon;Kim, Keun-O;Lee, Kwang-Hee;Cho, Seung-Il;Park, Gye-Kack;Kim, Seong-Gweon;Cho, Ju-Phil;Cha, Jae-Sang
    • Proceedings of the Korean Institute of Intelligent Systems Conference
    • /
    • 2008.04a
    • /
    • pp.247-250
    • /
    • 2008
  • 최근 무선통신용 LSI는 배터리 수명과 관련하여, 저전력 동작이 중요시되고 있다. 따라서 Digital CMOS 신호처리와 더불어 동작 가능한 SI (Switched-Current) circuit를 이용하는 Current-mode 신호처리가 주목받고 있다. 그러나 SI circuit의 기본인 Current Memory는 Charge Injection에 의한 Clock Feedthrough라는 문제점을 갖고 있기 때문에, 전류 전달에 있어서 오차를 발생시킨다. 본 논문에서는 Current Memory의 문제점인 Clock Feedthrough의 해결방안으로 CMOS Switch의 연결을 검토하였고, 0.25${\mu}m$ CMOS process에서 Memory MOS와 CMOS Switch의 Width의 관계는 simulation 결과를 통하여 확인하였으며, MOS transistor의 관계를 분명히 하여, 설게의 지침을 제공한다.

  • PDF

A Low Power SDRAM Output Buffer with Minimized Power Line Noise and Feedthrough Current (최소화된 Power line noise와 Feedthrough current를 갖는 저 전력 SDRAM Output Buffer)

  • Ryu, Jae-Hui
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.39 no.8
    • /
    • pp.42-45
    • /
    • 2002
  • A low power SDRAM output buffer with reduced power line noise and feedthrough current is presented. In multi I/O SDRAM output buffer, feedthrough current as well as the corresponding power dissipation are reduced utilizing proposed undershoot protection circuits. Ground bounce is minimized by the pull down driver using intelligent feedback scheme. Ground bounce noise is reduced by 66.3% and instantaneous and average power are reduced by 27.5% and 11.4%, respectively.

Development and High Power RF Test of the Vacuum Feedthrough for KSTAR ICRF Antenna

  • Bae, Young-Dug;Hwang, Churl-Kew;Kwak, Jong-Gu
    • Nuclear Engineering and Technology
    • /
    • v.34 no.3
    • /
    • pp.211-217
    • /
    • 2002
  • A 1-MW vacuum feedthrough for the KSTAR ICRF antenna is fabricated and high power RF test is performed. It is designed to have two alumina $(Al_2O_3)$ ceramic cylinders and O-ring seal instead of a brazed seal for good mechanical and thermal strength, which is important in long pulse or steady state operation. For cooling of the ceramics, dry air is circulated in a space between the two cylinders and the outer conductor. Independent cooling water channels are installed to cool the inner conductor of the feedthrough. RF high voltage test is performed using two kinds of ceramics with the purities of 99.7% and 97%. Stable operation is possible with the RF voltage of 30 kVp at long pulse of 300 sec without any severe damage.

Design of Low Power Current Memory Circuit based on Voltage Scaling (Voltage Scaling 기반의 저전력 전류메모리 회로 설계)

  • Yeo, Sung-Dae;Kim, Jong-Un;Cho, Tae-Il;Cho, Seung-Il;Kim, Seong-Kweon
    • The Journal of the Korea institute of electronic communication sciences
    • /
    • v.11 no.2
    • /
    • pp.159-164
    • /
    • 2016
  • A wireless communication system is required to be implemented with the low power circuits because it uses a battery having a limited energy. Therefore, the current mode circuit has been studied because it consumes constant power regardless of the frequency change. However, the clock-feedthrough problem is happened by leak of stored energy in memory operation. In this paper, we suggest the current memory circuit to minimize the clock-feedthrough problem and introduce a technique for ultra low power operation by inducing dynamic voltage scaling. The current memory circuit was designed with BSIM3 model of $0.35{\mu}m$ process and was operated in the near-threshold region. From the simulation result, the clock-feedthrough could be minimized when designing the memory MOS Width of $2{\mu}m$, the switch MOS Width of $0.3{\mu}m$ and dummy MOS Width of $13{\mu}m$ in 1MHz switching operation. The power consumption was calculated with $3.7{\mu}W$ at the supply voltage of 1.2 V, near-threshold voltage.

Performance Improvement of Current Memory for Low Power Wireless Communication MODEM (저전력 무선통신 모뎀 구현용 전류기억소자 성능개선)

  • Kim, Seong-Kweon
    • The Journal of the Korea institute of electronic communication sciences
    • /
    • v.3 no.2
    • /
    • pp.79-85
    • /
    • 2008
  • It is important to consider the life of battery and low power operation for various wireless communications. Thus, Analog current-mode signal processing with SI circuit has been taken notice of in designing the LSI for wireless communications. However, in current mode signal processsing, current memory circuit has a problem called clock-feedthrough. In this paper, we examine the connection of CMOS switch that is the common solution of clock-feedthrough and calculate the relation of width between CMOS switch for design methodology for improvement of current memory. As a result of simulation, when the width of memory MOS is 20um, ratio of input current and bias current is 0.3, the width relation in CMOS switch is obtained with $W_{Mp}=5.62W_{Mn}+1.6$, for the nMOS width of 2~6um in CMOS switch. And from the same simulation condition, it is obtained with $W_{Mp}=2.05W_{Mn}+23$ for the nMOS width of 6~10um in CMOS switch. Then the defined width relation of MOS transistor will be useful guidance in design for improvement of current memory.

  • PDF

A Study on Width of Dummy Switch for performance improvement in Current Memory (Current Memory의 성능 개선을 위한 Dummy Switch의 Width에 관한 연구)

  • Jo, Ha-Na;Hong, Sun-Yang;Jeon, Seong-Yong;Kim, Seong-Gwon
    • Proceedings of the Korean Institute of Intelligent Systems Conference
    • /
    • 2007.04a
    • /
    • pp.485-488
    • /
    • 2007
  • 최근 Analog Sampled-Data 신호처리를 위하여 주목되고 있는 SI(Switched-Current) circuit은 저전력 동작을 하는 장점이 있지만, 반면에 SI circuit에서의 기본 회로인 Current Memory는 Charge Injection에 의한 Clock Feedthrough이라는 치명적인 단점을 갖고 있다. 따라서 본 논문에서는 Current Memory의 문제점인 Clock Feedthrough의 일반적인 해결방안으로 Dummy Switch의 연결을 검토하였고, Austria Mikro Systeme(AMS)에서 $0.35{\mu}m$ CMOS process BSIM3 Model로 제작하기 위하여 Current Memory의 Switch MOS와 Dummy Switch MOS의 적절한 Width을 정의하여야 하므로, 그 값을 도출하였다. Simulation 결과, Switch의 Width는 $2{\mu}m$, Dummy Switch의 Width는 $2.35{\mu}m$로 정의될 수 있음을 확인하였다.

  • PDF