• Title/Summary/Keyword: External Converter

Search Result 132, Processing Time 0.029 seconds

Stabilization Converter Design and Modeling of LEO Satellite Power Systems (저궤도 위성의 전력 시스템 안정화를 위한 모델링 및 제어)

  • Yun, Seok-Teak;Won, Young-Jin;Lee, Jin-Ho
    • Journal of Satellite, Information and Communications
    • /
    • v.5 no.2
    • /
    • pp.29-33
    • /
    • 2010
  • Satellites industry has been developing with the commercial and military needs. Because power system of satellite is very important to survival operation and hard to test, increasing reliability is very critical. Due to LEO small satellites are very sensitive to power system, effective stabilization control is important. Therefore, this paper introduce methods for general modeling of power converting system which it can be used design of controller and analysis of external disturbance influences. In conclusion, a modeling of LEO small satellites power converting system and a possible guide line to design reliable controller which optimizing power converters of LEO small satellite are generated.

Implementation of sigma-delta A/D converter IP for digital audio

  • Park SangBong;Lee YoungDae
    • Proceedings of the IEEK Conference
    • /
    • summer
    • /
    • pp.199-203
    • /
    • 2004
  • In this paper, we only describe the digital block of two-channel 18-bit analog-to-digital (A/D) converter employing sigma-delta method and xl28 decimation. The device contains two fourth comb filters with 1-bit input from sigma­delta modulator. each followed by a digital half band FIR(Finite Impulse Response) filters. The external analog sigma-delta modulators are sampled at 6.144MHz and the digital words are output at 48kHz. The fourth-order comb filter has designed 3 types of ways for optimal power consumption and signal-to-noise ratio. The following 3 digital filters are designed with 12tap, 22tap and 116tap to meet the specification. These filters eliminate images of the base band audio signal that exist at multiples of the input sample rate. We also designed these filters with 8bit and 16bit filter coefficient to analysis signal-to-noise ratio and hardware complexity. It also included digital output interface block for I2S serial data protocol, test circuit and internal input vector generator. It is fabricated with 0.35um HYNIX standard CMOS cell library with 3.3V supply voltage and the chip size is 2000um by 2000um. The function and the performance have been verified using Verilog XL logic simulator and Matlab tool.

  • PDF

Novel Current Stress Reduction Technique for Boost Integrated Half-Bridge DC/DC Converter with Voltage Doubler Type Rectifier (전압 체배 정류단을 갖는 부스트 입력형 하프브리지 DC/DC 컨버터를 위한 새로운 전류 스트레스 저감 기법)

  • Park Hong-Sun;Kim Chong-Eun;Moon Gun-Woo
    • Proceedings of the KIPE Conference
    • /
    • 2006.06a
    • /
    • pp.39-42
    • /
    • 2006
  • a current stress reduction technique for a boost integrated half-bridge (BIHB) DC/DC converter with voltage doubler type rectifier is proposed for digital car audio amplifier application. In the proposed circuit, two external capacitors are added parallel to the rectifier diodes in the secondary side of the transformer to shape the primary and the secondary current like rectangular waveforms in every switching instance. The experimental results of a 200W industrial sample show that the peak primary current decreases about by 10A. Thus, the proposed technique shows improved high efficiency.

  • PDF

The Study on the Operating Characteristic of MPPT for Photovoltaic System with Inverter Type Airconditionig System (인버터형 에어컨 전원용 태양광시스템의 MPPT 동작 특성에 관한 연구)

  • Yu, G.J.;Cha, I.S.;Lim, J.Y.;Kim, D.H.
    • Solar Energy
    • /
    • v.18 no.3
    • /
    • pp.129-135
    • /
    • 1998
  • A photovoltaic system is an infinite and clean energy system. A photovoltaic system consists of a solar cell array, a converter, a inverter and a control unit. It is necessary that the Maximum Power Point Tracker(MPPT) is applied to the photovoltaic system because the output power of solar cell array is varied with irradiation, temperature and external effects. In this paper, the neural networks theory, one of the control methods, is applied to track the maximum power point of the photovoltaic system. The MPPT using neural networks theory is proposed to improve existing energy converter efficiency. Also the theory is applied to operation of inverter type airconditionig system.

  • PDF

Premium Power Quality Using Combination of Microturbine Unit and DC Distribution System

  • Noroozian, Reza;Abedi, Mehrdad;Gharehpetian, Gevorg
    • Journal of Electrical Engineering and Technology
    • /
    • v.5 no.1
    • /
    • pp.103-115
    • /
    • 2010
  • This paper discusses a DC distribution system which has been supplied by external AC systems as well as local microturbine distributed generation system in order to demonstrate an overall solution to power quality issue. Based on the dynamic model of the converter, a design procedure has been presented. In this paper, the power flow control in DC distribution system has been achieved by network converters. A suitable control strategy for these converters has been proposed, too. They have DC voltage droop regulator and novel instantaneous power regulation scheme. Also, a novel control system has been proposed for MT converter. Several case studies have been studied and the simulation results show that DC distribution system including microturbine unit can provide the premium power quality using proposed methods.

A DC Reference Fluctuation Reduction Circuit for High-Speed CMOS A/D Converter (고속 CMOS A/D 변환기를 위한 기준전압 흔들림 감쇄 회로)

  • Park Sang-Kyu;Hwang Sang-Hoon;Song Min-Kyu
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.43 no.6 s.348
    • /
    • pp.53-61
    • /
    • 2006
  • In high speed flash type or pipelining type A/D Converter, the faster sampling frequency is, the more the effect of DC reference fluctuation is increased by clock feed-through and kick-back. When we measure A/D Converter, further, external noise increases reference voltage fluctuation. Thus reference fluctuation reduction circuit must be needed in high speed A/D converter. Conventional circuit simply uses capacitor but layout area is large and it's not efficient. In this paper, a reference fluctuation reduction circuit using transmission gate is proposed. In order to verify the proposed technique, we designed and manufactured 6bit 2GSPS CMOS A/D converter. The A/D converter is based on 0.18um 1-poly 5-metal N-well CMOS technology, and it consumes 145mW at 1.8V power supply. It occupies chip area of $977um\times1040um$. Experimental result shows that SNDR is 36.25 dB and INL/DNL ${\pm}0.5LSB$ when sampling frequency is 2GHz.

Developement of a 3 channel digital CVSD bit-rate converter using a general purpose DSP (범용 DSP를 이용한 3 채널 디지탈 CVSD 전송율 변환기 개발)

  • 최용수;강홍구;김성윤;박영철;윤대희
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.22 no.2
    • /
    • pp.306-317
    • /
    • 1997
  • This ppaer presents a bit-rate conversion system for efficient communications between 3 channel CVSD systems with different bit-rates. The proposed conversion system is implemented in the digital domain and specially, the conversion problem between 32 Kbps and 16 Kbps CVSD systems is studied. The conventional conversion system implemented in the analog domain allows signals to be easily degraded by external noises. To overcome this problem, a digital CVSD bit-rate conversion system robust to external noises is developed. the new systemdecodes CVSD bit sequences and converts sampling rates of decoded signals, then encodes signals at target bit-rates. Since linear phase property does not matter in this application, instead of FIR filters a IIR filter is employed to reduce the system complexity. Therefore, a 3 channel digital CVSD bit-rate conversion system was successfully real-time implemented using a general purpose DSP. In addition, conversion problems with unkown time constants were experimented and good experimental results were obtained.

  • PDF

A 10-bit 10-MS/s 0.18-um CMOS Asynchronous SAR ADC with Time-domain Comparator (시간-도메인 비교기를 이용하는 10-bit 10-MS/s 0.18-um CMOS 비동기 축차근사형 아날로그-디지털 변환기)

  • Jeong, Yeon-Hom;Jang, Young-Chan
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2012.05a
    • /
    • pp.88-90
    • /
    • 2012
  • This paper describes a 10-bit 10-MS/s asynchronous successive approximation register (SAR) analog-to-digital converter (ADC) with a rail-to-rail input range. The proposed SAR ADC consists of a capacitor digital-analog converter (DAC), a SAR logic and a comparator. To reduce the frequency of an external clock, the internal clock which is asynchronously generated by the SAR logic and the comparator is used. The time-domain comparator with a offset calibration technique is used to achieve a high resolution. To reduce the power consumption and area, a split capacitor-based differential DAC is used. The designed asynchronous SAR ADC is fabricated by using a 0.18 um CMOS process, and the active area is $420{\times}140{\mu}m^2$. It consumes the power of 0.818 mW with a 1.8 V supply and the FoM is 91.8 fJ/conversion-step.

  • PDF

Four Channel Step Up DC-DC Converter for Capacitive SP4T RF MEMS Switch Application (정전 용량형 SP4T RF MEMS 스위치 구동용 4채널 승압 DC-DC 컨버터)

  • Jang, Yeon-Su;Kim, Hyeon-Cheol;Kim, Su-Hwan;Chun, Kuk-Jin
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.46 no.2
    • /
    • pp.93-100
    • /
    • 2009
  • This paper presents a step up four channel DC-DC converter using charge pump voltage doubler structure. Our goal is to design and implement DC-DC converter for capacitive SP4T RF MEMS switch in front end module in wireless transceiver system. Charge pump structure is small and consume low power 3.3V input voltage is boosted by DC-DC Converter to $11.3{\pm}0.1V$, $12.4{\pm}0.1V$, $14.1{\pm}0.2V$ output voltage With 10MHz switching frequency. By using voltage level shifter structure, output of DC-DC converter is selected by 3.3V four channel selection signals and transferred to capacitive MEMS devices. External passive devices are not used for driving DC-DC converter. The total chip area is $2.8{\times}2.1mm^2$ including pads and the power consumption is 7.52mW, 7.82mW, 8.61mW.

Small Energy Generator Using Multilayer Piezoelectric Devices (적층형 압전 소자를 이용한 미소 에너지발생장치)

  • Jeong, Soon-Jong;Kim, Min-Soo;Kim, In-Sung;Song, Jae-Sung
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2007.11a
    • /
    • pp.261-261
    • /
    • 2007
  • Wearable and ubiquitous micro systems will be greatly growing and their related devices should be self-powered in order to avoid the replacement of finite power sources, for example, by scavenging energy from the environment. With ever reducing power requirements of both analog and digital circuits, power scavenging approaches are becoming increasingly realistic. One approach is to drive an electromechanical converter from ambient motion or vibration. Vibration-driven generators based on electromagnetic, electrostatic and piezoelectric technologies have been demonstrated. Among various generator types proposed so far, piezoelectric generator possesses considerable potential in micro system. To overcome low mechanical-to- electric energy conversion, the piezoelectric device should activate in resonance mode in response to external vibration. Normally, the external vibration excretes at low frequency ranging 0.1 to 200 Hz, whereas the resonant frequencies of the devices are fixed as constant. Therefore, keeping their resonant mode in varying external vibration can be one of important points in enhancing the conversion efficiency. We investigated the possibility of use of multi-bender type piezoelectric devices. To match the external vibration frequency with the device resonant frequency, the various devices with different resonant frequency were chosen. Under an external vibration acceleration of 0.1G at 120 Hz, the device exhibited a peak-to-peak voltage of 2.8 V and a power of 0.5 mw in resonance mode.

  • PDF