• 제목/요약/키워드: Error amplifier

검색결과 311건 처리시간 0.026초

온칩 시동회로를 갖는 CMOS DC-DC 벅 변환기 설계 (Design of monolithic DC-DC Buck converter with on chip soft-start circuit)

  • 박승찬;임동균;이상민;윤광섭
    • 한국통신학회논문지
    • /
    • 제34권7A호
    • /
    • pp.568-573
    • /
    • 2009
  • 본 논문에서 0.13um CMOS 공정으로 설계된 배터리 기반 휴대용 통신 시스템 구동용의 온칩 시동회로를 갖는 스텝다운 CMOS DC-DC 변환기를 제안하였다. 1MHz의 스위칭 주파수를 기반으로 설계된 벅 변환기에는 온칩 시동회로와 커패시터 멀티플라이어 기법을 이용한 보상회로를 포함시켰다. 칩 측정 결과 2.5V ${\sim}$3.3V의 입력 전압을 1.2V로 강압시키는데 최대 87.2%의 효율을 갖는다. 최대 부하 전류, 출력 전류 리플 및 전압 리플은 각각 500mA, 25mA, 24mV 이다.

OFDM 시스템에서 PAPR 감소를 위한 스케일러블 컴팬딩 함수 (A Scalable Companding Function for Peak-to-Average Power Ratio Reduction in OFDM Systems)

  • 이지혜;왕진수;박재철;김윤희
    • 한국통신학회논문지
    • /
    • 제35권4C호
    • /
    • pp.401-407
    • /
    • 2010
  • 본 논문은 OFDM (orthogonal frequency division multiplexing) 시스템에서 PAPR (peak-to-average power ratio) 감소 기법으로 복잡도가 낮은 컴팬딩 (companding) 기법을 고려한다. 기존의 컴팬딩 함수는 시스템 요구 사항에 따라 설계하기 어렵고 비트오류율 성능 열화가 매우 큰 단점이 있다. 이에 본 논문에서는 임의의 최대 PAPR 값을 제공하고 그에 따라 비트오류율 성능이 점진적으로 바뀌는 스케일러블 컴팬딩 함수를 제안한다. 제안하는 컴팬딩 함수는 시스템이 요구하는 PAPR 성능과 비트오류율 성능에 따라 쉽게 설계할 수 있으며, 모의실험 결과 같은 PAPR 조건에서 기존의 클리핑이나 $\mu$-low 기법보다 우수한 비트오류율 성능을 제공함을 볼 수 있다.

40 Gbps All-Optical 3R Regeneration and Format Conversion with Related InP-Based Semiconductor Devices

  • Jeon, Min-Yong;Leem, Young-Ahn;Kim, Dong-Churl;Sim, Eun-Deok;Kim, Sung-Bock;Ko, Hyun-Sung;Yee, Dae-Su;Park, Kyung-Hyun
    • ETRI Journal
    • /
    • 제29권5호
    • /
    • pp.633-640
    • /
    • 2007
  • We report an experimental demonstration of 40 Gbps all-optical 3R regeneration with all-optical clock recovery based on InP semiconductor devices. We also obtain alloptical non-return-to-zero to return-to-zero (NRZ-to-RZ) format conversion using the recovered clock signal at 10 Gbps and 40 Gbps. It leads to a good performance using a Mach-Zehnder interferometric wavelength converter and a self-pulsating laser diode (LD). The self-pulsating LD serves a recovered clock, which has an rms timing jitter as low as sub-picosecond. In the case of 3R regeneration of RZ data, we achieve a 1.0 dB power penalty at $10^{-9}$ BER after demultiplexing 40 Gbps to 10 Gbps with an eletroabsorption modulator. The regenerated 3R data shows stable error-free operation with no BER floor for all channels. The combination of these functional devices provides all-optical 3R regeneration with NRZ-to-RZ conversion.

  • PDF

Current-induced Phase Demodulation Using a PWM Sampling for a Fiber-optic CT

  • Park, Hyoung-Jun;Lee, June-Ho;Kim, Hyun-Jin;Song, Min-Ho
    • Journal of the Optical Society of Korea
    • /
    • 제14권3호
    • /
    • pp.240-244
    • /
    • 2010
  • In this work, we used PWM sampling for demodulation of a fiber-optic interferometric current transformer. The interference signal from a fiber-optic CT is sampled with PWM triggers that produce a 90-degree phase difference between two consecutively sampled signals. The current-induced phase is extracted by applying an arctangent demodulation and a phase unwrapping algorithm to the sampled signals. From experiments using the proposed demodulation, we obtained phase measurement accuracy and a linearity error, in AC current measurements, of ~2.35 mrad and 0.18%, respectively. The accuracy of the proposed method was compared with that of a lock-in amplifier demodulation, which showed only 0.36% difference. To compare the birefringence effects of different fiber-optic sensor coils, a flint glass fiber and a standard single-mode fiber were used under the same conditions. The flint glass fiber coil with a Faraday rotator mirror showed the best performance. Because of the simple hardware structure and signal processing, the proposed demodulation would be suitable for low-cost over-current monitoring in high voltage power systems.

대용랑 ZVS Full Bridge DC/DC 컨버터에 있어서 Digital-To-Phase Shift PWM 발생회로 (Digital-To-Phase-Shift PWM Circuit for High Power ZVS Full Bridge DC/DC Converter)

  • 김은수;김태진;변영복;박순구;김윤호;이재학
    • 대한전기학회논문지:전기기기및에너지변환시스템부문B
    • /
    • 제49권1호
    • /
    • pp.54-61
    • /
    • 2000
  • Conventionally, ZVS FB DC/DC converter was controlled by monolithic IC UC3879, which includes the functions of oscillator, error amplifier and phase-shift circuit. Also, microprocessor and DSP have been widely used for the remote control and for the immediate waveform control in ZVS FB DC/DC converter. However the conventional microprocessor controller is complex and difficult to control because the controller consists of analog and digital parts. In the case of the control of FB DC/DC converter, the output is required of driving a direct signal to the switch drive circuits by the digital controller. So, this paper presents the method and realization of designing the digital-to-phase shift PWM circuit controlled by DSP (TMX320C32) in a 2,500A, 40㎾ ZVS FB DC/DC converter.

  • PDF

스마트 사물인터넷 기기용 저리플 방식의 스텝다운 컨버터 분석 (Analysis of Step-Down Converter with Low Ripple for Smart IoT Devices)

  • 김다솔;알라딘;구진선;쿠마르;송한정
    • 한국산업융합학회 논문집
    • /
    • 제24권5호
    • /
    • pp.641-644
    • /
    • 2021
  • Wearable devices and IoT are being utilized in various fields, where all systems are developing in the direction of multi-functionality, low power consumption, and high speed. In this paper, we propose a DC -DC Step-down C onverter for IoT smart devices. The proposed DC -DC Step-down converter is composed of a control block of the power supply stage. It also consists of an overheat protection circuit, under-voltage protection circuit, an overvoltage protection circuit, a soft start circuit, a reference voltage circuit, a lamp generator, an error amplifier, and a hysteresis comparator. The proposed DC-DC converter was designed and fabricated using a Magnachip / Hynix 180nm CMOS process, 1-poly 6-metal, the measured results showed a good match with the simulation results.

전류 감지 회로를 이용한 빠른 과도응답특성을 갖는 capless LDO 레귤레이터 (Capless Low Drop Out Regulator With Fast Transient Response Using Current Sensing Circuit)

  • 정준모
    • 전기전자학회논문지
    • /
    • 제23권2호
    • /
    • pp.552-556
    • /
    • 2019
  • 본 논문에서는 전류 제어 회로를 이용하여 load Transient response 특성을 향상시킨 capless LDO(low drop-out) 레귤레이터를 제안하였다. LDO 레귤레이터 내부의 오차증폭기와 패스 트랜지스터 사이에 전류 조절 회로를 두어 전압 라인에 들어오는 전류특성을 개선시켜 기존의 LDO 레귤레이터보다 향상된 transient 응답특성을 갖는다. 제안된 회로는 cadence의 virtuoso, spectre 시뮬레이터를 이용하여 0.18 um 공정에서 특성을 분석하였다. 실험 결과에 따르면, 제안된 회로 구성을 이용한 LDO의 load transient response는 기존 LDO과 비교하여 부하 전류가 rising time인 경우 1.954 us에서 1.378 us, falling time인 경우 19.48 us에서 13.33 us으로 약 29%, 28% 개선된 응답속도를 가진다.

A low-complexity PAPR reduction SLM scheme for STBC MIMO-OFDM systems based on constellation extension

  • Li, Guang;Li, Tianyun
    • KSII Transactions on Internet and Information Systems (TIIS)
    • /
    • 제13권6호
    • /
    • pp.2908-2924
    • /
    • 2019
  • Multiple input multiple output orthogonal frequency division multiplexing (MIMO-OFDM) is widely applied in wireless communication by virtue of its excellent properties in data transmission rate and transmission accuracy. However, as a major drawback of MIMO-OFDM systems, the high peak-to-average power ratio (PAPR) complicates the design of the power amplifier at the receiver end. Some available PAPR reduction methods such as selective mapping (SLM) suffer from high computational complexity. In this paper, a low-complexity SLM method based on active constellation extension (ACE) and joint space-time selective mapping (AST-SLM) for reducing PAPR in Alamouti STBC MIMO-OFDM systems is proposed. In SLM scheme, two IFFT operations are required for obtaining each transmission sequence pair, and the selected phase vector is transmitted as side information(SI). However, in the proposed AST-SLM method, only a few IFFT operations are required for generating all the transmission sequence pairs. The complexity of AST-SLM is at least 86% less than SLM. In addition, the SI needed in AST-SLM is at least 92.1% less than SLM by using the presented blind detection scheme to estimate SI. We show, analytically and with simulations, that AST-SLM can achieve significant performance of PAPR reduction and close performance of bit error rate (BER) compared to SLM scheme.

8.2-GHz band radar RFICs for an 8 × 8 phased-array FMCW receiver developed with 65-nm CMOS technology

  • Han, Seon-Ho;Koo, Bon-Tae
    • ETRI Journal
    • /
    • 제42권6호
    • /
    • pp.943-950
    • /
    • 2020
  • We propose 8.2-GHz band radar RFICs for an 8 × 8 phased-array frequency-modulated continuous-wave receiver developed using 65-nm CMOS technology. This receiver panel is constructed using a multichip solution comprising fabricated 2 × 2 low-noise amplifier phase-shifter (LNA-PS) chips and a 4ch RX front-end chip. The LNA-PS chip has a novel phase-shifter circuit for low-voltage operation, novel active single-to-differential/differential-to-single circuits, and a current-mode combiner to utilize a small area. The LNA-PS chip shows a power gain range of 5 dB to 20 dB per channel with gain control and a single-channel NF of 6.4 dB at maximum gain. The measured result of the chip shows 6-bit phase states with a 0.35° RMS phase error. The input P1 dB of the chip is approximately -27.5 dBm at high gain and is enough to cover the highest input power from the TX-to-RX leakage in the radar system. The gain range of the 4ch RX front-end chip is 9 dB to 30 dB per channel. The LNA-PS chip consumes 82 mA, and the 4ch RX front-end chip consumes 97 mA from a 1.2 V supply voltage. The chip sizes of the 2 × 2 LNA-PS and the 4ch RX front end are 2.39 mm × 1.3 mm and 2.42 mm × 1.62 mm, respectively.

Push-Pull Detection 구조 및 빠른 응답 특성을 갖는 LDO 레귤레이터 (LDO Regulator with Improved Fast Response Characteristics and Push-Pull Detection Structure)

  • 이주영
    • 전기전자학회논문지
    • /
    • 제25권1호
    • /
    • pp.201-205
    • /
    • 2021
  • 본 논문에서는 push-pull 감지 회로 구조로 인해 load transient 특성을 개선시킨 LDO를 제안하였다. LDO 레귤레이터 패스 트랜지스터의 입력단과 내부 오차증폭기의 출력단 사이에 제안된 push-pull 감지 회로 구조로 인한 전압 델타 값의 응답 특성을 개선시켜 종래의 LDO 레귤레이터보다 load transient 특성에서 우수한 효과를 가진다. 기존의 LDO 레귤레이터보다 rising time에서는 약 244 ns, falling time에서는 약 90 ns 만큼의 향상된 응답속도를 가진다. 제안된 회로는 Cadence사의 Spectre, Virtuoso 시뮬레이션 tool을 사용하여 samsung 0.13um 공정으로 특성 및 결과를 시뮬레이션 하였다.