• Title/Summary/Keyword: Current-mode

Search Result 3,010, Processing Time 0.034 seconds

A New Small Signal Modeling of Average Current Mode Control

  • Jung, Young-Seok;Kang, Jeong-Il;Youn, Myung-Joong
    • Proceedings of the KIPE Conference
    • /
    • 1998.10a
    • /
    • pp.609-614
    • /
    • 1998
  • A new small signal modeling of an average current mode control is proposed. In order to analyze the characteristics of the control scheme, the discrete and continuous time small signal models are derived. The derivation are mainly come from the analysis of the sampling effect presented in the current control loop. By the mathematical interpretation of practical sampler representing the sampling effect of a current control loop, the small signal models of an average current mode control can be easily derived. The instability of the current control loop, which gives rise to the subharmonic oscillation, can be identified by the proposed models. To show the usefulness of the proposed models, the simulation and experiment are carried out. The results show that the predicted results by the proposed model are much better agreed with the measured ones than that of the conventional model, even though the high gain of the compensation network of a current control loop is employed.

  • PDF

A 3V-50MHz analog CMOS continuous time current-mode filter with a negative resistance load

  • 현재섭;윤광섭
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.21 no.7
    • /
    • pp.1726-1733
    • /
    • 1996
  • A 3V-50MHz analog CMOS continuous-time current-mode filter with a negative resistance load(NRL) is proposed. In order to design a current-mode current integrator, a modified basic current mirror with a NRL to increase the output resistance is employed. the inherent circuit structure of the designed NRL current integrator, which minimizes the internal circuit nodes and enhances the gain bandwidth product, is capable of making the filter operate at the high frequency. The third order Butterworth low pass filter utilizing the designed NRL current integrator is synthesized and simulated with a 1.5.mu.m CMOS n-well proess. Simulation result shows the cutoff frequency of 50MHz and power consumption of 2.4mW/pole with a 3V power supply.

  • PDF

Carrier Based LFCPWM for Leakage Current Reduction and NP Current Control in 3-Phase 3-Level Converter (3상 3-레벨 컨버터의 누설전류 저감과 NP 전류 제어를 위한 캐리어 기반 LFCPWM)

  • Lee, Eun-Chul;Choi, Nam-Sup
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.27 no.5
    • /
    • pp.446-454
    • /
    • 2022
  • This study proposes a carrier-based pulse width modulation (PWM) method for leakage current reduction and neutral point (NP) current control in a three-phase three-level converter, which is a carrier-based PWM version of the previously proposed low-frequency common mode voltage PWM. Three groups of space vectors with the same common mode voltage are used. When the averaged NP current needs to be positive or negative, the specific groups are employed to produce low-frequency common mode voltages. The validity of the proposed PWM method is verified through experiments.

Design of Digital Current Mode Control for Power Converters (전력변환회로의 디지털 전류모드제어기 설계)

  • Jung Young-Seok
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.10 no.2
    • /
    • pp.162-168
    • /
    • 2005
  • In this paper, a digital current mode control is designed for the power converter applications. The designed digital current mode controller is derived analytically from the continuous time small signal model of the power converters. Due to the small signal model based derivations of the control law, the designed control method can be applicable to boost, buck, and buck-boost converters. It is also proven that the controlled power converter employing the designed digital current mode controller is always stable regardless of an operating conditions. In order to show the usefulness of a designed controller, experiments are carried out using a 16bit DSP micro-processor, TMS320LF2406A.

Design of a Neural Chip for Classifying Iris Flowers based on CMOS Analog Neurons

  • Choi, Yoon-Jin;Lee, Eun-Min;Jeong, Hang-Geun
    • Journal of Sensor Science and Technology
    • /
    • v.28 no.5
    • /
    • pp.284-288
    • /
    • 2019
  • A calibration-free analog neuron circuit is proposed as a viable alternative to the power hungry digital neuron in implementing a deep neural network. The conventional analog neuron requires calibrations because a voltage-mode link is used between the soma and the synapse, which results in significant uncertainty in terms of current mapping. In this work, a current-mode link is used to establish a robust link between the soma and the synapse against the variations in the process and interconnection impedances. The increased hardware owing to the adoption of the current-mode link is estimated to be manageable because the number of neurons in each layer of the neural network is typically bounded. To demonstrate the utility of the proposed analog neuron, a simple neural network with $4{\times}7{\times}3$ architecture has been designed for classifying iris flowers. The chip is now under fabrication in 0.35 mm CMOS technology. Thus, the proposed true current-mode analog neuron can be a practical option in realizing power-efficient neural networks for edge computing.

Design of a Low-Power MOS Current-Mode Logic Circuit (저 전력 MOS 전류모드 논리회로 설계)

  • Kim, Jeong-Beom
    • The KIPS Transactions:PartA
    • /
    • v.17A no.3
    • /
    • pp.121-126
    • /
    • 2010
  • This paper proposes a low-power MOS current-mode logic circuit with the low voltage swing technology and the high-threshold sleep-transistor. The sleep-transistor is used to high-threshold voltage PMOS transistor to minimize the leakage current. The $16{\times}16$ bit parallel multiplier is designed by the proposed circuit structure. Comparing with the conventional MOS current-model logic circuit, the circuit achieves the reduction of the power consumption in sleep mode by 1/104. The proposed circuit is achieved to reduce the power consumption by 11.7% and the power-delay-product by 15.1% compared with the conventional MOS current-model logic circuit in the normal mode. This circuit is designed with Samsung $0.18\;{\mu}m$ standard CMOS process. The validity and effectiveness are verified through the HSPICE simulation.

A New Architecture of CMOS Current-Mode Analog-to-Digital Converter Using a 1.5-Bit Bit Cell (1.5-비트 비트 셀을 이용한 새로운 구조의 CMOS 전류모드 아날로그-디지털 변환기)

  • 최경진;이해길;나유찬;신홍규
    • The Journal of the Acoustical Society of Korea
    • /
    • v.18 no.2
    • /
    • pp.53-60
    • /
    • 1999
  • In this paper, it is proposed to a new architecture of CMOS IADC(Current-Mode Analog-to-Digital Converter) using 1.5-bit bit cell of which consists a CSH(Current-Mode Sample-and-Hold) and CCMP(Current-Mode Comparator). In order to guarantee the entire linearity of IADC, the CSH is designed to cancel CFT(Clock Feedthrough) whose resolution is to meet at the least 9-bit which is placed in the front-end of each bit cell. In the proposed IADC, digital correction logic is simplified and power consumption is reduced because bit cell of each stage needs two latch CCMP. Also, it is available for a mixed-mode integrated circuit because all of block is designed with only MOS transistor. With the HYUNDAI 0.8㎛ CMOS parameter, the HSPICE simulation results show that the proposed IADC can be operated at 20Ms/s with SNR of 43 dB with which is satisfied 7-bit resolution for input signal at 100 ㎑, and its power consumption is 27㎽.

  • PDF

Control Strategy Design of Grid-Connected and Stand-Alone Single-Phase Inverter for Distributed Generation

  • Cai, Fenghuang;Lu, Dexiang;Lin, Qiongbin;Wang, Wu
    • Journal of Power Electronics
    • /
    • v.16 no.5
    • /
    • pp.1813-1820
    • /
    • 2016
  • Dual-mode photovoltaic power system should be capable of operating in grid-connected (GC) and stand-alone (SA) modes for distributed generation. Under different working modes, the optimal parameters of inverter output filters vary. Inverters commonly operate in GC mode, and thus, a small capacitance is beneficial to the GC topology for achieving a reasonable compromise. A predictive current control scheme is proposed to control the grid current in GC mode and thereby obtain high-performance power. As filter are not optimal under SA mode, a compound control strategy consisting of predictive current control, instantaneous voltage control, and repetitive control is proposed to achieve low total harmonic distortion and improve the output voltage spectrum. The seamless transfer between GC mode and SA mode is illustrated in detail. Finally, the simulation and experimental results of a 4 kVA prototype demonstrate the effectiveness of the proposed control strategy.

Constant Current & Constant Voltage Battery Charger Using Buck Converter (벅 컨버터를 이용한 정전류 정전압 배터리 충전기)

  • Awasthi, Prakash;Kang, Seong-Gu;Kim, Jeong-Hun;Park, Sung-Jun
    • Proceedings of the KIPE Conference
    • /
    • 2012.07a
    • /
    • pp.399-400
    • /
    • 2012
  • The proposed battery charger presented in this paper is suitable for Lead-Acid Battery and the dc/dc buck converter topology is applied as a charger circuit. The technique adopted in this charger is constant current & constant voltage dual mode, which is decided by the value of voltage of proposed battery. Automatic mode change function is detected by the percentage value of level of battery charging. CC Mode (Constant Current Mode) is operated when charging level is below 80% of the total charging of Battery voltage and above 80% of battery voltage charging, CV Mode (Constant Voltage Mode) is automatically operated. As the charging level exceeds 120%, it automatically terminates charging. The feedback signal to the PWM generator for charging the battery is controlled by using the current and voltage measurement circuits simultaneously. This technique will degrade the damage of proposed type of battery and improve the power efficiency of charger. Finally, a prototype charger circuit designed for a 12-V 7-Ah lead acid battery is constructed and tested to confirm the theoretical predictions. Satisfactory performance is obtained from simulation and the experimental results.

  • PDF

Utility Interactive Photovoltaic Generation System Using Discontinuous Mode Buck-Boost Chopper (불연속모드 승강압초퍼를 이용한 계통연계형 태양광발전 시스템)

  • 김영철;이현우;서기영
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.4 no.4
    • /
    • pp.325-331
    • /
    • 1999
  • In a utility interactive photovoltaic generation system. a PWM inverter is used for the connection between the p photovoltaic arrays and the utility. The dc current becomes pulsated when the conventional inverter system operates i in the continuous current mode and de current pulsation causes the distortion of the accurrent waveform. This paper p presents the reduced pulsation of de input current by operating the inverter with buck-boost chopper in the d discontinuous conduction mode. The dc current which contains harmonic component is analyzed by means of s separating into two terms of a ripple component and a direct component. The constant dc current without p pulsation is supplied from photovoltaic array to the inverter. The proposed inverter system provides a sinusoidal ac c current for domestic loads and the utility line with unity power factor.

  • PDF