• 제목/요약/키워드: Coupling capacitor

검색결과 121건 처리시간 0.027초

바이폴 HVDC 시스템의 EMTP 시뮬레이션 (EMTP Simulation of Bipolar HVDC System)

  • 곽주식
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1998년도 하계학술대회 논문집 C
    • /
    • pp.1053-1055
    • /
    • 1998
  • Using EMTP model which describes bipolar HVDC system, switching level simulation results are presented in this paper. Voltage synchronization at point of common coupling, gate pulse generation and current control loops are represented in TACS module. The system consists of 100 km submarine cable rated 300 MW and 12 pulse rectifier and inverter stations which are connected to equivalent three-phase sources and loads through the 154 kV AC lines, respectively. In convertor stations, harmonic filters and capacitor banks are equipped to cancel out the harmonics generated by converters and to supply the required reactive power.

  • PDF

극미소 부분방전 측정시스템의 설계 및 제작 (Design and Fabrication of an Ultra-low Partial Discharge Measurement System)

  • 서황동;송재용;문승보;길경석;권장우
    • 한국정보통신학회:학술대회논문집
    • /
    • 한국해양정보통신학회 2005년도 추계종합학술대회
    • /
    • pp.208-211
    • /
    • 2005
  • This paper presents an ultra-low partial discharge(PD) measurement system that has been accepted as a non-destructive method to estimate electrical insulation of low-voltage electric devices. The PD measurement system is composed of a coupling network, a low noise amplifier, and associated electronics. A shielding box is used to make a better condition against electromagnetic interference. A low cut-off frequency of the coupling network was 1MHz(-3 dB). Calibration tests on laboratory set-up have shown that the PD measurement system has a stable sensitivity of 11.4mV/pC. In an application experiment on a low-voltage induction motor(5HP), we could detect 0.77pC level of partial discharge pulse at the applied voltage of AC 664 V$_{peak}$.

  • PDF

Design and Analysis of 2 GHz Low Noise Amplifier Layout in 0.13um RF CMOS

  • Lee, Miyoung
    • 한국정보기술학회 영문논문지
    • /
    • 제10권1호
    • /
    • pp.37-43
    • /
    • 2020
  • This paper presents analysis of passive metal interconnection of the LNA block in CMOS integrated circuit. The performance of circuit is affected by the geometry of RF signal path. To investigate the effect of interconnection lines, a cascode LNA is designed, and circuit simulations with full-wave electromagnetic (EM) simulations are executed for different positions of a component. As the results, the position of an external capacitor (Cex) changes the parasitic capacitance of electric coupling; the placement of component affects the circuit performance. This analysis of interconnection line is helpful to analyze the amount of electromagnetic coupling between the lines, and useful to choose the signal path in the layout design. The target of this work is the RF LNA enabling the seamless connection of wireless data network and the following standards have to be supported in multi-band (WCDMA: 2.11~ 2.17 GHz, CDMA200 1x : 1.84~1.87 GHz, WiBro : 2.3~2.4GHz) mobile application. This work has been simulated and verified by Cadence spectre RF tool and Ansoft HFSS. And also, this work has been implemented in a 0.13um RF CMOS technology process.

콘크리트 슬래브궤도에서 보상 커패시터의 위치 및 전기용량에 대한 연구 (A Study on the location of Compensation Capacitor and Capacitance in the Concrete Slab Track)

  • 김민석;이상혁;고준석;이종우;조수익;유진영
    • 한국철도학회:학술대회논문집
    • /
    • 한국철도학회 2009년도 춘계학술대회 논문집
    • /
    • pp.879-891
    • /
    • 2009
  • Impedance of rails is increased by the magnetic coupling between rails and reinforcing bars in the concrete slab track. Currently, the current of track circuit has been compensated by installing the compensation capacitors on track circuit because of increasing the impedance of rails. In case of a rapid transit railway, the compensation capacitors are installed every 20[m] to compensate the current of track circuit in the concrete slab track. Because the interval of one block for a rapid transit railway is as long as 1500[m], the compensation capacitors are installed about the number of 70$\sim$75 on track circuit. However, in case the compensation capacitors are broken over the number of three, it is a problem that the amplitude of current is under standard amplitude of current which is 0.8[A]. In this paper, it was suggested installing a compensation capacitor by using resonance phenomenon on the concrete slab track. We represent the electrical model of track circuit and the four terminal network, calculate the parameters demanded for the electrical model in the concrete slab track. Also, we computed the position and capacitance of the compensation capacitor about 2040[Hz], 2400[Hz], 2760[Hz], 3120[Hz] which currently is the track circuit frequency in the Gyeongbu rapid transit railway and demonstrated the validity of it, using the Matlab and PSpice program.

  • PDF

커패시터 커플링 노이즈를 줄인 단일 전원 CMOS 베타선 센서 회로 설계 (Design of Single Power CMOS Beta Ray Sensor Reducing Capacitive Coupling Noise)

  • 김홍주;차진솔;황창윤;이동현;;박경환;김종범;하판봉;김영희
    • 한국정보전자통신기술학회논문지
    • /
    • 제14권4호
    • /
    • pp.338-347
    • /
    • 2021
  • 본 논문에서는 DB하이텍 0.18㎛ CMOS 공정을 이용하여 진성난수 생성기에 사용되는 베타선 센서 회로를 설계하였다. CSA 회로는 PMOS 피드백 저항과 NMOS 피드백 저항을 선택하는 기능, 50fF과 100fF의 피드백 커패시터를 선택하는 기능을 갖는 회로를 제안하였다. 그리고 펄스 셰이퍼(pulse shaper) 회로는 비반전 증폭기를 이용한 CR-RC2 펄스 셰이퍼 회로를 사용하였다. 본 논문에서 사용한 OPAMP 회로는 이중 전원(dual power) 대신 단일 전원(single power) 사용하고 있으므로 CR 회로의 저항과 RC 회로의 커패시터의 한쪽 노드는 GND 대신 VCOM에 연결한 회로를 제안하였다. 그리고 펄스 셰이퍼의 출력신호가 단조 증가가 아닌 경우 비교기 회로의 출력 신호가 다수의 연속된 펄스가 발생하더라도 단조 다중발진기(monostable multivibrator) 회로를 사용하여 신호 왜곡이 안되도록 하였다. 또한 CSA 입력단인 VIN과 베타선 센서 출력단을 실리콘 칩의 상단과 하단에 배치하므로 PCB trace 간의 커패시터 커플링 노이즈(capacitive coupling noise)를 줄이도록 하였다.

생체신호 측정을 위한 아날로그 전단 부 회로 설계 (Analog Front-End Circuit Design for Bio-Potential Measurement)

  • 임신일
    • 전자공학회논문지
    • /
    • 제50권11호
    • /
    • pp.130-137
    • /
    • 2013
  • 본 논문은 생체신호 측정을 위한 저전력/저면적 AFE(analog front-end)에 관한 것이다. 제안된 AFE는 계측증폭기(IA), 대역 통과 필터(BPF), 가변 이득 증폭기(VGA), SAR 타입 A/D 변환기로 구성된다. 전류 분할 기법을 이용한 작은 gm (LGM) 회로와 고 이득 증폭기로 구성된 Miller 커패시터 등가 기술을 이용하여, 외부 수동소자를 사용하지 않고 AC-coupling을 구현하였다. 응용에 따른 BPF의 고역 차단 주파수 변화는 전압 조절기(regulator)를 이용한 출력 전압 변화를 이용하여 $g_m$을 변화하여 구현 시켰다. 내장된 ADC는 커패시터 분할 기법을 적용한 이중 배열 커패시터 방식의 D/A변환기와 비동기 제어 방식을 이용하여 저 전력과 저 면적으로 구현하였다. 일반 CMOS 0.18um 공정을 이용하여 칩으로 제작하였고, 전체 칩 면적은 PAD등을 모두 포함하여 $650um{\times}350 um$이다. 제안된 AFE의 전류 소모는 1.8V에서 6.3uA이다.

유도가열시스템의 구성부품에 대한 강건설계 (Robust Design for Parts of Induction Bolt Heating System)

  • 김두현;김성철;이종호;강문수;정천기
    • 한국안전학회지
    • /
    • 제36권2호
    • /
    • pp.10-17
    • /
    • 2021
  • This paper presents the robust design of each component used in the development of an induction bolt heating system for dismantling the high-temperature high-pressure casing heating bolts of turbines in power plants. The induction bolt heating system comprises seven assemblies, namely AC breaker, AC filter, inverter, transformer, work coil, cable, and CT/PT. For each of these assemblies, the various failure modes are identified by the failure mode and effects analysis (FMEA) method, and the causes and effects of these failure modes are presented. In addition, the risk priority numbers are deduced for the individual parts. To ensure robust design, the insulated-gate bipolar transistor (IGBT), switched-mode power supply (SMPS), C/T (adjusting current), capacitor, and coupling are selected. The IGBT is changed to a field-effect transistor (FET) to enhance the voltage applied to the induction heating system, and a dual-safety device is added to the SMPS. For C/T (adjusting current), the turns ratio is adjusted to ensure an appropriate amount of induced current. The capacitor is replaced by a product with heat resistance and durability; further, coupling with a water-resistant structure is improved such that the connecting parts are not easily destroyed. The ground connection is chosen for management priority.

GSM 휴대폰 TDMA 잡음 전달 특성 분석을 통한 통화 품질 개선에 관한 연구 (A Study on Improvement of QoS through Analyzing Transmission Characteristics of TDMA Noise in the GSM Mobile Set)

  • 하정욱;오태훈;강진석;윤영중
    • 한국전자파학회논문지
    • /
    • 제19권4호
    • /
    • pp.470-476
    • /
    • 2008
  • 본 논문에서는 GSM(Global System for Mobile communication) 휴대폰에서 TDMA(Time Division Multiple Access) 잡음의 원인 및 TDMA 잡음원의 판별 방법에 대해서 기술한다. TDMA 잡음의 원인은 Rf(Radio Frequency) 에너지 결합과 버스트 리플(Burst ripple)에 의한 저주파 에너지 결합으로 구성된다. TDMA 잡음원의 판별 방법을 출력(TDMA 잡음 측정)과 시스템(오디오 경로)의 주파수 응답을 통해 제안한다. 특히 RF 에너지 결합에 대해 삽입 손실($S_{21}$) 분석 방법과 개선 방법을 제안한다. RF 에너지 결합을 줄이기 위해 커패시터(40 pF)가 해결법이고, 결과적으로 TDMA 잡음이 10 dB가 줄어들었다.

Design Guidelines for a Capacitive Wireless Power Transfer System with Input/Output Matching Transformers

  • Choi, Sung-Jin
    • Journal of Electrical Engineering and Technology
    • /
    • 제11권6호
    • /
    • pp.1656-1663
    • /
    • 2016
  • A capacitive wireless power transfer (C-WPT) system uses an electric field to transmit power through a physical isolation barrier which forms a pair of ac link capacitors between the metal plates. However, the physical dimension and low dielectric constant of the interface medium severely limit the effective link capacitance to a level comparable to the main switch output capacitance of the transmitting circuit, which thus narrows the soft-switching range in the light load condition. Moreover, by fundamental limit analysis, it can be proved that such a low link capacitance increases operating frequency and capacitor voltage stress in the full load condition. In order to handle these problems, this paper investigates optimal design of double matching transformer networks for C-WPT. Using mathematical analysis with fundamental harmonic approximation, a design guideline is presented to avoid unnecessarily high frequency operation, to suppress the voltage stress on the link capacitors, and to achieve wide ZVS range even with low link capacitance. Simulation and hardware implementation are performed on a 5-W prototype system equipped with a 256-pF link capacitance and a 200-pF switch output capacitance. Results show that the proposed scheme ensures zero-voltage-switching from full load to 10% load, and the switching frequency and the link capacitor voltage stress are kept below 250 kHz and 452 V, respectively, in the full load condition.

전압원 컨버터 기반의 UPFC 모델에 대한 에너지 함수 제어전략의 적용 (Application of energy function control strategy to VSC based UPFC Model)

  • 국경수;오태규;전영환;김학만;김태현;전진홍
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2000년도 하계학술대회 논문집 A
    • /
    • pp.259-261
    • /
    • 2000
  • UPFC(Unified Power Flow Controller) consists of two voltage sourced converter(VSC)s inserted into AC system through series and parallel coupling transformer, where two VSCs are linked by capacitor at DC-side. Since VSC acts as an AC voltage source behind a reactance, where both magnitude and phase angle of the source are controllable, UPFC can be represented by the equation related to input-output relation of two VSCs. Voltage control of DC-link capacitor provides the path of real power flow between two VSCs. While UPFC is controlled for maintaining the given reference value in steady state, it should be controlled for damping power oscillation in dynamics. For such a control objective, the control strategy based on the energy function was proposed and has been shown to be effect and robust for damping power oscillation of power system. In this paper, UPFC model based on the VSC was analysed and applied to power-flow control and stability analysis. The control strategy based on the energy function is adopted for damping power oscillation of power system. The effectiveness of proposed control strategy was verified by simulation study

  • PDF