• 제목/요약/키워드: Clock-Pro

검색결과 7건 처리시간 0.024초

낸드 플래시 메모리를 위한 CLOCK 알고리즘 기반의 효율적인 버퍼 교체 전략 (An Efficient Buffer Replacement Policy based on CLOCK Algorithm for NAND Flash Memory)

  • 김종선;손진현;이동호
    • 정보처리학회논문지D
    • /
    • 제16D권6호
    • /
    • pp.825-834
    • /
    • 2009
  • 최근에 낸드 플래시 메모리는 빠른 접근속도, 저 전력 소모, 높은 내구성 등의 특성으로 인하여 차세대 대용량 저장 매체로 각광 받고 있다. 그러나 디스크 기반의 저장 장치와는 달리 비대칭적인 읽기, 쓰기, 소거 연산의 처리 속도를 가지고 있고 제자리 갱신이 불가능한 특성을 가지고 있다. 따라서 디스크 기반 시스템의 버퍼 교체 정책은 플래시 메모리 기반의 시스템에서 좋은 성능을 보이지 않을 수 있다. 이러한 문제를 해결하기 위해 플래시 메모리의 특성을 고려한 새로운 플래시 메모리 기반의 버퍼 교체 정책이 제안되어 왔다. 본 논문에서는 디스크 기반의 저장 장치에서 우수한 성능을 보인 CLOCK-Pro를 낸드 플래시 메모리의 특성을 고려하여 개선한 CLOCK-NAND를 제안한다. CLOCK-NAND는 CLOCK-Pro의 알고리즘에 기반하며, 추가적으로 페이지 접근 정보를 효율적으로 활용하기 위한 새로운 핫 페이지 변경을 한다. 또한, 더티인 핫 페이지에 대해 콜드 변경 지연 정책을 사용하여 쓰기 연산을 지연하며, 이러한 새로운 정책들로 인하여 낸드 플래시 메모리에서 쓰기 연산 횟수를 효율적으로 줄이는 우수한 성능을 보인다.

Single-bit digital comparator circuit design using quantum-dot cellular automata nanotechnology

  • Vijay Kumar Sharma
    • ETRI Journal
    • /
    • 제45권3호
    • /
    • pp.534-542
    • /
    • 2023
  • The large amount of secondary effects in complementary metal-oxide-semiconductor technology limits its application in the ultra-nanoscale region. Circuit designers explore a new technology for the ultra-nanoscale region, which is the quantum-dot cellular automata (QCA). Low-energy dissipation, high speed, and area efficiency are the key features of the QCA technology. This research proposes a novel, low-complexity, QCA-based one-bit digital comparator circuit for the ultra-nanoscale region. The performance of the proposed comparator circuit is presented in detail in this paper and compared with that of existing designs. The proposed QCA structure for the comparator circuit only consists of 19 QCA cells with two clock phases. QCA Designer-E and QCA Pro tools are applied to estimate the total energy dissipation. The proposed comparator saves 24.00% QCA cells, 25.00% cell area, 37.50% layout cost, and 78.11% energy dissipation compared with the best reported similar design.

블록 암호 ARIA를 위한 고속 암호기/복호기 설계 (Design of High Speed Encryption/Decryption Hardware for Block Cipher ARIA)

  • 하성주;이종호
    • 전기학회논문지
    • /
    • 제57권9호
    • /
    • pp.1652-1659
    • /
    • 2008
  • With the increase of huge amount of data in network systems, ultimate high-speed network has become an essential requirement. In such systems, the encryption and decryption process for security becomes a bottle-neck. For this reason, the need of hardware implementation is strongly emphasized. In this study, a mixed inner and outer round pipelining architecture is introduced to achieve high speed performance of ARIA hardware. Multiplexers are used to control the lengths of rounds for 3 types of keys. Merging of encryption module and key initialization module increases the area efficiency. The proposed hardware architecture is implemented on reconfigurable hardware, Xilinx Virtex2-pro. The hardware architecture in this study shows that the area occupied 6437 slices and 128 BRAMs, and it is translated to throughput of 24.6Gbit/s with a maximum clock frequency of 192.9MHz.

전광섬유형 $2{\times}32$ 스프리터 제작과 이를 이용한 Ethernet PON 시스템의 상향통신채널 성능평가 (Up-stream Channel Performance of Ethernet PON System Using $2{\times}32$ Splitter)

  • 장진현;김준환;신동호
    • 정보통신설비학회논문지
    • /
    • 제4권2호
    • /
    • pp.29-36
    • /
    • 2005
  • All-optical fiber-type $2{\times}32$ splitters for an Ethernet PON (passive optical network) were fabricated by using a FBT (fiber biconical tapered) process and the performance of the splitters was tested in upstream transmission of the EPON system. The $2{\times}32$ splitters was obtained by cascading $1{\times}4$ splitters fabricated by a conventional FBT process and showed -18 dB of insertion loss with 1.5 dB uniformity of output power at each channel and -0.1 dB of polarization dependent loss. The insertion loss variation was below 0.1 dB at the temperature range of $-40^{\circ}C\;to\;80^{\circ}C$. For upstream channel transmission test in the EPON system were a Zig board and a burst mode receiver. Zenko-made optical module was used for the burst mode receiver by adding functions of serializer/deserializer and clock data recovery, a Virtex II pro20 chipset and Vitesse VSC7123 were used in the Zig board for characterizing the burst mode and in the clock data recovery chipset, respectively. Startup acquisition lock time and data acquisition lock time were measured to be 670ns and 400ns, respectively, in the upstream channel transmission of the EPON system adapting the $2{\times}32$ splitter fabricated in this work.

  • PDF

Myricetin prevents sleep deprivation-induced cognitive impairment and neuroinflammation in rat brain via regulation of brain-derived neurotropic factor

  • Sur, Bongjun;Lee, Bombi
    • The Korean Journal of Physiology and Pharmacology
    • /
    • 제26권6호
    • /
    • pp.415-425
    • /
    • 2022
  • Memory formation in the hippocampus is formed and maintained by circadian clock genes during sleep. Sleep deprivation (SD) can lead to memory impairment and neuroinflammation, and there remains no effective pharmacological treatment for these effects. Myricetin (MYR) is a common natural flavonoid that has various pharmacological activities. In this study, we investigated the effects of MYR on memory impairment, neuroinflammation, and neurotrophic factors in sleep-deprived rats. We analyzed SD-induced cognitive and spatial memory, as well as pro-inflammatory cytokine levels during SD. SD model rats were intraperitoneally injected with 10 and 20 mg/kg/day MYR for 14 days. MYR administration significantly ameliorated SD-induced cognitive and spatial memory deficits; it also attenuated the SD-induced inflammatory response associated with nuclear factor kappa B activation in the hippocampus. In addition, MYR enhanced the mRNA expression of brain-derived neurotropic factor (BDNF) in the hippocampus. Our results showed that MYR improved memory impairment by means of anti-inflammatory activity and appropriate regulation of BDNF expression. Our findings suggest that MYR is a potential functional ingredient that protects cognitive function from SD.

Abrogation of the Circadian Nuclear Receptor REV-ERBα Exacerbates 6-Hydroxydopamine-Induced Dopaminergic Neurodegeneration

  • Kim, Jeongah;Jang, Sangwon;Choi, Mijung;Chung, Sooyoung;Choe, Youngshik;Choe, Han Kyoung;Son, Gi Hoon;Rhee, Kunsoo;Kim, Kyungjin
    • Molecules and Cells
    • /
    • 제41권8호
    • /
    • pp.742-752
    • /
    • 2018
  • Parkinson's disease (PD) is a neurodegenerative disease characterized by progressive degeneration of dopaminergic (DAergic) neurons, particularly in the substantia nigra (SN). Although circadian dysfunction has been suggested as one of the pathophysiological risk factors for PD, the exact molecular link between the circadian clock and PD remains largely unclear. We have recently demonstrated that $REV-ERB{\alpha}$, a circadian nuclear receptor, serves as a key molecular link between the circadian and DAergic systems. It competitively cooperates with NURR1, another nuclear receptor required for the optimal development and function of DA neurons, to control DAergic gene transcription. Considering our previous findings, we hypothesize that $REV-ERB{\alpha}$ may have a role in the onset and/or progression of PD. In the present study, we therefore aimed to elucidate whether genetic abrogation of $REV-ERB{\alpha}$ affects PD-related phenotypes in a mouse model of PD produced by a unilateral injection of 6-hydroxydopamine (6-OHDA) into the dorsal striatum. $REV-ERB{\alpha}$ deficiency significantly exacerbated 6-OHDA-induced motor deficits as well as DAergic neuronal loss in the vertebral midbrain including the SN and the ventral tegmental area. The exacerbated DAergic degeneration likely involves neuroinflammation-mediated neurotoxicity. The $REV-erb{\alpha}$ knockout mice showed prolonged microglial activation in the SN along with the over-production of interleukin $1{\beta}$, a pro-inflammatory cytokine, in response to 6-OHDA. In conclusion, the present study demonstrates for the first time that genetic abrogation of $REV-ERB{\alpha}$ can increase vulnerability of DAergic neurons to neurotoxic insults, such as 6-OHDA, thereby implying that its normal function may be beneficial for maintaining DAergic neuron populations during PD progression.

CATV 하향 스트림 적용 시스템에서 동기 검출 방안 및 FPGA 설계 (FPGA Design and Sync-Word Detection of CATV Down-Link Stream Transmission System)

  • 정지원
    • 한국정보전자통신기술학회논문지
    • /
    • 제4권4호
    • /
    • pp.286-294
    • /
    • 2011
  • 본 논문은 ITU-T 권고안 J-38 부록 B에 명시된 전송방식의 분석 및 시뮬레이션을 토대로 성능을 분석 하였으며 FPGA 구현시 야기되는 문제점을 나타내고, 해결방안을 제시하였다. 구현상의 문제점으로는 크게 두가지로 분류되는데, 첫째로 다양한 부호화 방식과 변조방식 그리고 심볼 단위 및 비트 단위의 처리로 인해 많은 클럭수를 요구하는데 본 논문에서는 read/write 메모리를 이용하여 필요한 클럭수를 줄였다. 둘째로는 펑쳐링 부호화된 TCM 복호기에 펑처링 패턴에 정확한 동기를 얻지 못하면 프레임 동기 심볼인 UW(Unique sync-Word)를 획득하지 못한다. 따라서 본 논문에서는 펑처링 패턴과 UW 심볼의 동기를 맞추는 알고리즘을 제시하였다. 이러한 알고리즘 분석 및 구현상의 문제점 해결을 토대로 본 논문에서는 ITU-T J38 annex B의 하향 스트림 채널 부호화 시스템을 VHDL 언어를 사용하여 FPGA 칩에 직접 구현하였다.