• 제목/요약/키워드: Blocking Voltage

검색결과 261건 처리시간 0.034초

스마트 파워 IC를 위한 $p^{+}$ Diverter 구조의 횡형 트랜치 IGBT (A Latch-Up Immunized Lateral Trench IGBT with $p^{+}$ Diverter Structure for Smart Power IC)

  • 문승현;강이구;성만영;김상식
    • 한국전기전자재료학회논문지
    • /
    • 제14권7호
    • /
    • pp.546-550
    • /
    • 2001
  • A new Lateral Trench Insulated Gate Bipolar Transistor(LTIGBT) with p$^{+}$ diverter was proposed to improve the characteristics of the conventional LTIGBT. The forward blocking voltage of the proposed LTIGBT with p$^{+}$ diverter was about 140V. That of the conventional LTIGBT of the same size was 105V. Because the p$^{+}$ diverter region of the proposed device was enclosed trench oxide layer, he electric field moved toward trench-oxide layer, and punch through breakdown of LTIGBT with p$^{+}$ diverter was occurred, lately. Therefore, the p$^{+}$ diverter of the proposed LTIGBT didn't relate to breakdown voltage in a different way the conventional LTIGBT. The Latch-up current densities of the conventional LTIGBT and proposed LTIGBT were 540A/$\textrm{cm}^2$, and 1453A/$\textrm{cm}^2$, respectively. The enhanced latch-up capability of the proposed LTIGBT was obtained through holes in the current directly reaching the cathode via the p$^{+}$ divert region and p$^{+}$ cathode layer beneath n$^{+}$ cathode layer./ cathode layer.

  • PDF

Dead-Time for Zero-Voltage-Switching in Battery Chargers with the Phase-Shifted Full-Bridge Topology: Comprehensive Theoretical Analysis and Experimental Verification

  • Zhang, Taizhi;Fu, Junyu;Qian, Qinsong;Sun, Weifeng;Lu, Shengli
    • Journal of Power Electronics
    • /
    • 제16권2호
    • /
    • pp.425-435
    • /
    • 2016
  • This paper presents a comprehensive theoretical analysis and an accurate calculation method of the dead-time required to achieve zero-voltage-switching (ZVS) in a battery charger with the phase-shifted full-bridge (PSFB) topology. Compared to previous studies, this is the first time that the effects of nonlinear output filter inductance, varied Miller Plateau length, and blocking capacitors have been considered. It has been found that the output filter inductance and the Miller Plateau have a significant influence on the dead-time for ZVS when the load current varies a lot in battery charger applications. In addition, the blocking capacitor, which is widely used to prevent saturation, reduces the circulating current and consequently affects the setting of the dead-time. In consideration of these effects, accurate analytical equations of the dead-time range for ZVS are deduced. Experimental results from a 1.5kW PSFB battery charger prototype shows that, with the proposed analysis, an optimal dead-time can be selected to meet the specific requirements of a system while achieving ZVS over wide load range.

수직형 직렬 MOSFET 구조의 Emitter Switched Thyristor (An Emitter Switched Thyristor with vertical series MOSFET structure)

  • 김대원;김대종;성만영;강이구
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2003년도 하계학술대회 논문집 Vol.4 No.1
    • /
    • pp.392-395
    • /
    • 2003
  • For the first time, the new dual trench gate Emitter Switched Thyristor is proposed for eliminating snap-back effect which leads to a lot of serious problems of device applications. Also, the parasitic thyristor that is inherent in the conventional EST is completely eliminated in the proposed EST structure, allowing higher maximum controllable current densities for ESTs. Moreover, the new dual trench gate allows homogenous current distribution throughout device and preserves the unique feature of the gate controlled current saturation of the thyristor current. The conventional EST exhibits snap-back with the anode voltage and current density 2.73V and $354/{\S}^2$, respectively. But the proposed EST exhibits snap-back with the anode voltage and current density 0.93V and $58A/{\S}^2$, respectively. Saturation current density of the proposed EST at anode voltage 6.11V is $3797A/{\S}^2$. The characteristics of 700V forward blocking of the proposed EST obtained from two dimensional numerical simulations (MEDICI) is described and compared with that of the conventional EST.

  • PDF

탄화규소 (4H-SiC) 기반 패키지 된 2kV PiN 파워 다이오드 제작과 전기적 특성 분석 (The Fabrication of Packaged 4H-SiC 2kV power PiN diode and Its Electrical Characterization)

  • 송재열;강인호;방욱;주성재;김상철;김남균;이용재
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2008년도 하계학술대회 논문집 Vol.9
    • /
    • pp.67-68
    • /
    • 2008
  • In this study we have developed a packaged silicon carbide power diode with blocking voltage of 2kV. PiN diodes with 7 field limiting rings (FLRs) as an edge termination were fabricated on a 4H-SiC wafer with $30{\mu}m$-thick n-epilayer with donor concentration of $1.6\times10^{15}cm^{-3}$. From packaged PiN diode testing, we obtained reverse blocking voltage of 2kV, forward voltage drop of 4.35V at 100A/$cm^2$, on-resistance of $6.6m{\Omega}cm^2$, and about 8 nanosec reverse recovery time. These properties give a potential for the power system application.

  • PDF

Static Induction Transistor의 순방향 블로킹 특성 개선에 관한 연구 (A Study on the Improvement of Forward Blocking Characteristics in the Static Induction Transistor)

  • 김제윤;정민철;윤지영;김상식;성만영;강이구
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2004년도 하계학술대회 논문집 Vol.5 No.1
    • /
    • pp.292-295
    • /
    • 2004
  • The SIT was introduced by Nishizawa. in 1972. When compared with high-voltage, power bipolar junction transistors, SITs have several advantages as power switching devices. They have a higher input impedance than do bipolar transistors and a negative temperature coefficient for the drain current that prevents thermal runaway, thus allowing the coupling of many devices in parallel to increase the current handling capability. Furthermore, the SIT is majority carrier device with a higher inherent switching speed because of the absence of minority carrier recombination, which limits the speed of bipolar transistors. This also eliminates the stringent lifetime control requirements that are essential during the fabrication of high-speed bipolar transistors. This results in a much larger safe operating area(SOA) in comparison to bipolar transistors. In this paper, vertical SIT structures are proposed to improve their electrical characteristics including the blocking voltage. Besides, the two dimensional numerical simulations were carried out using ISE-TCAD to verify the validity of the device and examine the electrical characteristics. A trench gate region oxide power SIT device is proposed to improve forward blocking characteristics. The proposed devices have superior electrical characteristics when compared to conventional device. Consequently, the fabrication of trench oxide power SIT with superior stability and electrical characteristics is simplified.

  • PDF

DC-링크 전압균형과 최소 온-오프 시간을 고려한 새로운 3-레벨 GTO 인버터 제어기법 (A New Switching Method for 3-level GTO Inverter Considering DC-link Voltage Balancing and Minimum on/off time)

  • 이요한;현동석
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1994년도 하계학술대회 논문집 A
    • /
    • pp.373-375
    • /
    • 1994
  • In realizing a three-level GTO inverter, we should keep the voltage balancing of DC-link capacitors and consider minimum on/off time of GTO thyristors in order to make the same blocking voltage across each device and to minimize the harmonic components of the output voltage and current. In this raper, a new PWM scheme based on space voltage vectors, by which it is possible to keep neutral-point voltage and avoid narrow pulse, is presented. Experimental results verify that the proposed PWM control scheme is suitable fur hish power and high voltage three-level GTO inverters applied to induction motor drives.

  • PDF

MONOS 구조의 트랩특성 조사를 위한 열자극전류 측정 (Measurements of the Thermally Stimulated Currents for Investigation of the Trap Characteristics in MONOS Structures)

  • 이상배;김주연;김선주;이성배;서광열
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 1995년도 추계학술대회 논문집
    • /
    • pp.58-62
    • /
    • 1995
  • Thermally stimulated currents have been measured to investigate the trap characteristics of the MONOS structures with the tunneling oxide layer of 27${\AA}$ thick nitride layer of 73${\AA}$ thick and blocking oxide layer of 40${\AA}$ thick. By changing the write-in voltage and the write-in temperature, peaks of the I-T characteristic curve due to the nitride bulk traps and the blocking oxide-nitride interface traps ware separated from each other experimentally. The results indicate that the nitride bulk traps are distributed spatially at a single energy level and the blocking oxide-nitride interface traps are distributed energetically at interface.

  • PDF

Bias stress effect in organic thin-film transistors with cross-linked PVA gate dielectric and its reduction method using $SiO_2$ blocking layer

  • Park, Dong-Wook;Lee, Cheon-An;Jung, Keum-Dong
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2006년도 6th International Meeting on Information Display
    • /
    • pp.445-448
    • /
    • 2006
  • Bias stress effect in pentacene organic thin-flim transistors with cross-linked PVA gate dielectric is analyzed. For negative gate bias stress, positive threshold voltage shift is observed. The injected charges from the gate electrode to the defect states of gate dielectric are regarded as the main origin of $V_T$ shift. The reduced bias stress effect using $SiO_2$ blocking layer confirms the assumed mechanism. It is also demonstrated that the inverter with $SiO_2$ blocking layer shows the negligible hysteresis owing to the reduced bias stress effect.

  • PDF

트랜치 에미터 전극을 이용한 수직형 NPI 트랜치 게이트 IGBT의 전기적 특성 향상 연구 (Improvement of Electrical Characteristics of Vertical NPT Trench Gate IGBT using Trench Emitter Electrode)

  • 이종석;강이구;성만영
    • 한국전기전자재료학회논문지
    • /
    • 제19권10호
    • /
    • pp.912-917
    • /
    • 2006
  • In this paper, Trench emitter electrode IGBT structure is proposed and studied numerically using the device simulator, MEDICI. The breakdown voltage, on-state voltage drop, latch up current density and turn-off time of the proposed structure are compared with those of the conventional trench gate IGBT(TIGBT) structures. Enhancement of the breakdown voltage by 19 % is obtained in the proposed structure due to dispersion of electric field at the edge of the bottom trench gate by trench emitter electrode. In addition, the on-state voltage drop and the latch up current density are improved by 25 %, 16 % respectively. However increase of turn-off time in proposed structures are negligible.

VIENNA 정류기를 이용한 스위칭 컨버터의 입력 파형 개선 (Improvement of Switching Converter's Input Wave Using VIENNA Rectifier)

  • 정헌선;최재호;정교범
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2007년도 춘계학술대회 논문집 전기기기 및 에너지변환시스템부문
    • /
    • pp.201-204
    • /
    • 2007
  • This paper proposes a improvement of switching converter's input wave form using VIENNA Rectifier(three-phase three-switch three-level PWM Rectifier). VIENNA Rectifier is based on the combination of a three-phase diode bridge and dc/dc boost converter. It can be available to get sinusoidal mains current, and low-blocking voltage stress on rower transistors. In addition, it can control output voltage.

  • PDF