• Title/Summary/Keyword: Asynchronous

Search Result 1,116, Processing Time 0.028 seconds

Battery Energy Storage System Based Controller for a Wind Turbine Driven Isolated Asynchronous Generator

  • Singh, Bhim;Kasal, Gaurav Kumar
    • Journal of Power Electronics
    • /
    • v.8 no.1
    • /
    • pp.81-90
    • /
    • 2008
  • This paper presents an investigation of a voltage and frequency controller for an isolated asynchronous generator (IAG) driven. by a wind turbine and supplying 3-phase 4-wire loads to the isolated areas where a grid is not accessible. The control strategy is based on the indirect current control of the VSC (voltage source converter) using the frequency PI controller. The proposed controller consists of three single-phase IGBT (Insulated Gate Bipolar Junction Transistor) based VSC, which are connected to each phase of the IAG through three single phase transformers and a battery at their DC link. The controller has the capability of controlling reactive and active powers to regulate the magnitude and frequency of the generated voltage, harmonic elimination, load balancing and neutral current compensation. The proposed isolated system is modeled and simulated in MATLAB using Simulink and PSB (Power System Block-set) toolboxes to verify the performance of the controller.

Battery Energy Storage Based Voltage and Frequency Controller for Isolated Pico Hydro Systems

  • Singh, Bhim;Rajagopal, V.
    • Journal of Power Electronics
    • /
    • v.9 no.6
    • /
    • pp.874-883
    • /
    • 2009
  • This paper deals with an integrated voltage and frequency (VF) controller for isolated asynchronous generators (IAG) driven by a constant power pico-hydro uncontrolled turbine feeding three-phase four-wire loads. The proposed VF controller is used to control the frequency and voltage of an IAG with load leveling. Such a VF controller is also known as an integrated electronic load controller (IELC) which is realized using an isolated star/polygon transformer with a voltage source converter (VSC) and a battery at its DC bus. The proposed generating system with a VFC is modeled and simulated in MATLAB along with Simulink and Simpower system (SPS) toolboxes. The simulated results are presented to demonstrate the performance of an isolated asynchronous generator feeding three-phase four-wire loads with neutral current compensation.

A Synchronous/Asynchronous Hybrid Parallel Power Iteration for Large Eigenvalue Problems by the MPMD Methodology (MPMD 방식의 동기/비동기 병렬 혼합 멱승법에 의한 거대 고유치 문제의 해법)

  • Park, Pil-Seong
    • The KIPS Transactions:PartA
    • /
    • v.11A no.1
    • /
    • pp.67-74
    • /
    • 2004
  • Most of today's parallel numerical schemes use synchronous algorithms, where some processors that have finished their tasks earlier than others must wait at synchronization points for correct computation. Hence overall performance of the system is dependent upon the speed of the slowest processor. In this paper, we det·ise a synchronous/asynchronous hybrid algorithm to accelerate convergence of the solution for finding the dominant eigenpair of a large matrix, by reducing the idle times of faster processors using MPMD programming methodology.

Stand-Alone Wind Energy Conversion System with an Asynchronous Generator

  • Singh, Bhim;Sharma, Shailendra
    • Journal of Power Electronics
    • /
    • v.10 no.5
    • /
    • pp.538-547
    • /
    • 2010
  • This paper deals with a stand-alone wind energy conversion system (WECS) with an isolated asynchronous generator (IAG) and voltage and frequency (VF) control feeding three-phase four-wire loads. The reference generator currents are estimated using the instantaneous symmetrical component theory to control the voltage and frequency of an IAG system. A three-leg voltage source converter (VSC) with an isolated star/delta transformer is used as an integrated VSC. An integrated VSC with a battery energy storage system (BESS) is used to control the active and reactive powers of the WECS. The WECS is modeled and simulated in MATLAB using the Simulink and the Sim Power System (SPS) toolboxes. The proposed VF controller functions as a voltage and frequency regulator, a load leveler, a load balancer and a harmonic eliminator in the WECS. A comparison is made on the rating of the VSC with and without ac capacitors connected at the terminals of an IAG. Simulation and test results are presented to verify the control algorithm.

On the Hardness of Leader Election in Asynchronous Distributed Systems with Crash Failures

  • Park Sung-Hoon;Kim Yoon
    • International Journal of Contents
    • /
    • v.1 no.1
    • /
    • pp.21-28
    • /
    • 2005
  • This paper is about the hardness of Leader Election problem in asynchronous distributed systems in which processes can crash but links are reliable. Recently, the hardness of a problem encountered in the systems is defined with respect to the difficulty to solve it despite failures: a problem is easy if it can be solved in presence of failures, otherwise it is hard [9]. It is shown in [9] that problems are classified as three classes: F (fault-tolerant), NF (Not fault-tolerant) and NFC (NF-completeness). Among those, the class NFC is the hardest problem to solve. It is also shown in [9] that the construction of Perfect Failure Detector (problem P) belongs to NFC. In this paper, we show that Leader Election is also one of NFC problems by using a general reduction protocol that reduces the Leader Election Problem to P. We use a formulation of the Leader Election problem as a prototype to show that it belongs to NFC.

  • PDF

Design of a DI model-based Content Addressable Memory for Asynchronous Cache

  • Battogtokh, Jigjidsuren;Cho, Kyoung-Rok
    • International Journal of Contents
    • /
    • v.5 no.2
    • /
    • pp.53-58
    • /
    • 2009
  • This paper presents a novel approach in the design of a CAM for an asynchronous cache. The architecture of cache mainly consists of four units: control logics, content addressable memory, completion signal logic units and instruction memory. The pseudo-DCVSL is useful to make a completion signal which is a reference for handshake control. The proposed CAM is a very simple extension of the basic circuitry that makes a completion signal based on DI model. The cache has 2.75KB CAM for 8KB instruction memory. We designed and simulated the proposed asynchronous cache including CAM. The results show that the cache hit ratio is up to 95% based on pseudo-LRU replacement policy.

Stability and a scheduling method for network-based control systems (네트워크를 이용한 제어 시스템의 안정도 및 스케줄링에 관한 연구)

  • 김용호;권욱현;박홍성
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 1996.10b
    • /
    • pp.1432-1435
    • /
    • 1996
  • This paper obtains maximum allowable delay bounds for stability of network-based control systems and presents a network scheduling method which makes the network-induced delay be less than the maximum allowable delay bound. The maximum allowable delay bounds are obtained using the Lyapunov theorem. Using the network scheduling method, the bandwidth of a network can be allocated to each node and the sampling period of each sensor and controller can be determined. The presented method can handle three kinds of data (periodic, real-time asynchronous, and non real-time asynchronous data) and guarantee real-time transmissions of real-time synchronous data and periodic data, and possible transmissions of non real-time asynchronous data. The proposed method is shown to be useful by examples in two types of network protocols such as the token control and the central control.

  • PDF

Synthesis of Asynchronous Circuits from C Language Using Syntax Directed Translation (구문중심적 변환을 통한 C언어의 비동기회로 합성기법)

  • 곽상훈;이정근;이동익
    • Proceedings of the IEEK Conference
    • /
    • 2002.06b
    • /
    • pp.353-356
    • /
    • 2002
  • Due to the increased complexity and size of digital system and the need of the H/W-S/W co-design, C/C++ based system design methodology gains more Interests than ever in EDA field. This paper suggests the methodology in which handshake module corresponding to each basic statement of C is provided of the form of STG(Signal Transition Graph) and then, C statements is synthesized into asynchronous circuit through syntax-oriented translation. The 4-phase handshaking protocol is used for the communications between modules, and the modules are synthesized by the Petrify which is asynchronous logic synthesis CAD tool.

  • PDF

Asynchronous Multiplex Digital Communication (비동기 다중 디지탈 통신에 대한 해석)

  • 최세곤
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.16 no.1
    • /
    • pp.1-8
    • /
    • 1979
  • This paper describes a simple asynchronous time dime division multiplexing system developed by means of a synchronous delta modulation. In realizing asynchronous multlplexlng system time author deals with a technique of multiplexing communication channels by reversing the polarity of output pulse and superimposing the channels at a certain time Interval. The results of experiments on the number of error pulses, signal-to-noise ratio and frequency characteristics have shown fair agreements with the theoretically predicted ones related to the system.

  • PDF

A Method of Interna State reduction in the Synthesis of Multipul-Input asynchronous Sequential circuits Using Transition-Sensitive Flip-Fops (다입력변화 천이응동비동기순서논리회로의 내부상태 감소법에 관한 연구)

  • 임재탁;이근영
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.11 no.2
    • /
    • pp.22-26
    • /
    • 1974
  • To synthesize transition-sensitive asynchronous sequential circuits, D-type transition-sensitive flip-flop is used.4 new concept, a pair of input state is introduced and used to reduce the number of internal states. We proposed an algorithm to synthesize multiple-input change asynchronous sequential circuits directly from a primitive state table an6 demonstrated the method is better than the one which is due to Bredeson and Hulina and Others.

  • PDF