• Title/Summary/Keyword: Analog digital converter

Search Result 588, Processing Time 0.029 seconds

Development of a Multichannel Eddy Current Testing Instrument(II) (다중채널 와전류탐상검사 장치 개발(II))

  • Lee, Hee-Jong;Nam, Min-Woo;Cho, Chan-Hee;Yoo, Hyun-Joo;Kim, In-Chel
    • Journal of the Korean Society for Nondestructive Testing
    • /
    • v.31 no.5
    • /
    • pp.552-559
    • /
    • 2011
  • Recently, the eddy current testing(ECT), alternating current field testing, magnetic flux leakage testing and remote field testing have been used as a nondestructive evaluation method based on the electromagnetic induction phenomenon. The eddy current testing is now widely accepted as a NDE method for the heat exchanger tube in the electric power industry, chemical, shipbuilding, and military. The ECT system mainly consists of the synthesizer module, analog module, analog-to-digital converter, power supplier, and data acquisition and analysis program. In the previous study, the synthesizer module and the analog module which is essential to the ECT system were primarily developed, and in this study the data acquisition and analysis program were developed. The operation system for this program is based on the Windows 7, and optimized for the Korean users, and the specific feature of this program using setup wizard enables inspector to make a setup easily for acquisition and analysis of ECT data. In this paper, the configuration and functions of eddy current data acquisition and analysis program will be introduced.

Development of a Multichannel Eddy Current Testing Instrument(I) (다중채널 와전류탐상검사 장치 개발(I))

  • Lee, Hee-Jong;Nam, Min-Woo;Cho, Chan-Hee;Yoon, Byung-Sik;Cho, Hyun-Joon
    • Journal of the Korean Society for Nondestructive Testing
    • /
    • v.30 no.2
    • /
    • pp.155-161
    • /
    • 2010
  • Recently, the electromagnetic techniques of the eddy current testing(ECT), alternating current field testing, magnetic flux leakage testing and remote field testing have been used as a nondestructive evaluation method based on the electromagnetic induction. The eddy current testing is now widely accepted as a NDE method for the heat exchanger tube in the electric power industry, chemical, shipbuilding, and military. The ECT system mainly consists of the synthesizer module, analog module, analog-to-digital converter, power supplier, and data acquisition and analysis program. In this study, the synthesizer module and the analog module which are essential to the ECT system were primarily developed. The developed ECT system is basically a multifrequency type which is able to inject the maximum four frequencies based on the frequency and time domain multiplexing method. Conclusively, we confirmed that the EC signal was processed appropriately in each circuit modules, and the Lissajous EC signal was displayed in the impedance plane.

A l0b 150 MSample/s 1.8V 123 mW CMOS A/D Converter (l0b 150 MSample/s 1.8V 123 mW CMOS 파이프라인 A/D 변환기)

  • Kim Se-Won;Park Jong-Bum;Lee Seung-Hoon
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.41 no.1
    • /
    • pp.53-60
    • /
    • 2004
  • This work describes a l0b 150 MSample/s CMOS pipelined A/D converter (ADC) based on advanced bootsuapping techniques for higher input bandwidth than a sampling rate. The proposed ADC adopts a typical multi-step pipelined architecture, employs the merged-capacitor switching technique which improves sampling rate and resolution reducing by $50\%$ the number of unit capacitors used in the multiplying digital-to-analog converter. On-chip current and voltage references for high-speed driving capability of R & C loads and on-chip decimator circuits for high-speed testability are implemented with on-chip decoupling capacitors. The proposed AU is fabricated in a 0.18 um 1P6M CMOS technology. The measured differential and integral nonlinearities are within $-0.56{\~}+0.69$ LSB and $-1.50{\~}+0.68$ LSB, respectively. The prototype ADC shows the signal-to-noise-and-distortion ratio (SNDR) of 52 dB at 150 MSample/s. The active chip area is 2.2 mm2 (= 1.4 mm ${\times}$ 1.6 mm) and the chip consumes 123 mW at 150 MSample/s.

The Design of 10-bit 200MS/s CMOS Parallel Pipeline A/D Converter (10-비트 200MS/s CMOS 병렬 파이프라인 아날로그/디지털 변환기의 설계)

  • Chung, Kang-Min
    • The KIPS Transactions:PartA
    • /
    • v.11A no.2
    • /
    • pp.195-202
    • /
    • 2004
  • This paper introduces the design or parallel Pipeline high-speed analog-to-digital converter(ADC) for the high-resolution video applications which require very precise sampling. The overall architecture of the ADC consists of 4-channel parallel time-interleaved 10-bit pipeline ADC structure a]lowing 200MSample/s sampling speed which corresponds to 4-times improvement in sampling speed per channel. Key building blocks are composed of the front-end sample-and-hold amplifier(SHA), the dynamic comparator and the 2-stage full differential operational amplifier. The 1-bit DAC, comparator and gain-2 amplifier are used internally in each stage and they were integrated into single switched capacitor architecture allowing high speed operation as well as low power consumption. In this work, the gain of operational amplifier was enhanced significantly using negative resistance element. In the ADC, a delay line Is designed for each stage using D-flip flops to align the bit signals and minimize the timing error in the conversion. The converter has the power dissipation of 280㎽ at 3.3V power supply. Measured performance includes DNL and INL of +0.7/-0.6LSB, +0.9/-0.3LSB.

A 15b 50MS/s CMOS Pipeline A/D Converter Based on Digital Code-Error Calibration (디지털 코드 오차 보정 기법을 사용한 15비트 50MS/s CMOS 파이프라인 A/D 변환기)

  • Yoo, Pil-Seon;Lee, Kyung-Hoon;Yoon, Kun-Yong;Lee, Seung-Hoon
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.45 no.5
    • /
    • pp.1-11
    • /
    • 2008
  • This work proposes a 15b 50MS/s CMOS pipeline ADC based on digital code-error calibration. The proposed ADC adopts a four-stage pipeline architecture to minimize power consumption and die area and employs a digital calibration technique in the front-end stage MDAC without any modification of critical analog circuits. The front-end MDAC code errors due to device mismatch are measured by un-calibrated back-end three stages and stored in memory. During normal conversion, the stored code errors are recalled for code-error calibration in the digital domain. The signal insensitive 3-D fully symmetric layout technique in three MDACs is employed to achieve a high matching accuracy and to measure the mismatch error of the front-end stage more exactly. The prototype ADC in a 0.18um CMOS process demonstrates a measured DNL and INL within 0.78LSB and 3.28LSB. The ADC, with an active die area of $4.2mm^2$, shows a maximum SNDR and SFDR of 67.2dB and 79.5dB, respectively, and a power consumption of 225mW at 2.5V and 50MS/s.

Development of Multi-channels NMEA0183 Indicator System (다채널 NMEA0183 인디케이트 시스템 개발)

  • Kim, Gwan-Hyung;Oh, Am-Suk
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.15 no.11
    • /
    • pp.2327-2332
    • /
    • 2011
  • Recently, the increase of loading amount on cargo ships due to the automation of loading process results in much complex ship operation. For this reason, NMEA-0183 based on RS-422,485 and NMEA-2000 based on CAN communication methods have been usually used as a standardized method in the marin electric interfacing equipments. In this paper, a general NMEA-0183 protocol was designed to support 7-channel NMEA-0183 serial communication data, which can receive 3-channel 16 bits ADC and 2-channel pulse using SPI(Serial Peripheral Interface). In particular, this method was designed for ship communication requires 7 important factors. Also in this study, using the minimization of the proposed method and realizing the monitoring system based on PC, the effectiveness of multichannel indicator system was proposed.

Study on the Emergency Broadcasting System Using Ultrasonic Waves (초음파를 이용한 비상방송시스템에 관한 연구)

  • Baek, Dong-Hyun
    • Fire Science and Engineering
    • /
    • v.33 no.6
    • /
    • pp.186-189
    • /
    • 2019
  • NFSC 202 stipulates that if a loudspeaker or wiring on one floor of a building is shorted because of fire, it should not interfere with the fire notification on the other floors. To address this problem, this study proposes an ultrasonic transmitter/receiver consisting of an ADC, HPF, and LPF in an emergency broadcasting system that can operate regardless of the volume level of the amplifier output loudspeaker capacity. After transmitting the transmission frequency at -12 dB (110 kHz), it is received at -18 dB by transmitting -12 dB in case of short circuit depending on the frequency characteristics. Typically, depending on the loudspeaker capacity, it is received from -24 dB to -66 dB. In case of disconnection, it exceeds -66 dB and no data are received. It is also possible to check the track status during fire or general broadcasting. Thus, it was confirmed that the system is suitable for NFSC 202 regulations. Furthermore, as the current system is replaced, the inspection or test criteria should be amended or revised.

A 16-channel Neural Stimulator IC with DAC Sharing Scheme for Artificial Retinal Prostheses

  • Seok, Changho;Kim, Hyunho;Im, Seunghyun;Song, Haryong;Lim, Kyomook;Goo, Yong-Sook;Koo, Kyo-In;Cho, Dong-Il;Ko, Hyoungho
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.14 no.5
    • /
    • pp.658-665
    • /
    • 2014
  • The neural stimulators have been employed to the visual prostheses system based on the functional electrical stimulation (FES). Due to the size limitation of the implantable device, the smaller area of the unit current driver pixel is highly desired for higher resolution current stimulation system. This paper presents a 16-channel compact current-mode neural stimulator IC with digital to analog converter (DAC) sharing scheme for artificial retinal prostheses. The individual pixel circuits in the stimulator IC share a single 6 bit DAC using the sample-and-hold scheme. The DAC sharing scheme enables the simultaneous stimulation on multiple active pixels with a single DAC while maintaining small size and low power. The layout size of the stimulator circuit with the DAC sharing scheme is reduced to be 51.98 %, compared to the conventional scheme. The stimulator IC is designed using standard $0.18{\mu}m$ 1P6M process. The chip size except the I/O cells is $437{\mu}m{\times}501{\mu}m$.

Performance Evaluation and Signal Analysis of In-Band Full-Duplex System with ADC Effect (ADC 효과를 고려한 In-Band Full-Duplex 시스템의 신호 분석 및 성능 평가)

  • An, Changyoung;Ryu, Heung-Gyoon
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.40 no.11
    • /
    • pp.2131-2141
    • /
    • 2015
  • In this paper, we analyze ADC effect in IBFD system. Also, we design IBFD system with ADC effect, and evaluate BER performance of the system according to power of self-interference. Firstly, we describe a fundamentals of general IBFD system. And then we calculate and analyze characteristics of desired signal before and after ADC when residual self-interference is added to desired signal after RF cancellation. In this calculation, we have confirm some conditions for selection of # of ADC bit. Finally, we design IBFD system with ADC effect, and evaluate BER performance of the system by using Simulink simulation tool. As simulation results, we have confirmed that when power of residual self-interference is high before ADC, IBFD system must use high-bit ADC for decreasing quantization step. Also, we have confirmed that quantization step should be lower than one-third of amplitude of desired signal for effective communication with good performance.

Optimized Sigma-Delta Modulation Methodology for an Effective FM Waveform Generation in the Ultrasound System (효율적인 주파수 변조된 초음파 파형 발생을 위한 최적화된 시그마 델타 변조 기법)

  • Kim, Hak-Hyun;Han, Ho-San;Song, Tai-Kyong
    • Journal of Biomedical Engineering Research
    • /
    • v.28 no.3
    • /
    • pp.429-440
    • /
    • 2007
  • A coded excitation has been studied to improve the performance for ultrasound imaging in term of SNR, imaging frame rate, contrast to tissue ratio, and so forth. However, it requires a complicated arbitrary waveform transmitter for each active channel that is typically composed of a multi-bit Digital-to-Analog Converter (DAC) and a linear power amplifier (LPA). Not only does the LPA increase the cost and size of a transmitter block, but it consumes much power, increasing the system complexity further and causing a heating-up problem. This paper proposes an optimized 1.5bit fourth order sigma-delta modulation technique applicable to design an efficient arbitrary waveform generator with greatly reduced power dissipation and hardware. The proposed SDM can provide a required SQNR with a low over-sampling ratio of 4. To this end, the loop coefficients are optimized to minimize the quantization noise power in signal band while maintaining system stability. In addition, the decision level for the 1.5 bit quantizer is optimized for a given input waveform, which results in the SQNR improvement of more than 5dB. Computer simulation results show that the SQNR of a FM(frequency modulated) signal generated by using the proposed method is about 26dB, and the peak side-lobe level (PSL) of its compressed waveform on receive is -48dB.