• 제목/요약/키워드: 3-Line buffer

검색결과 67건 처리시간 0.025초

On-line Monitoring of IPTG Induction for Recombinant Protein Production Using an Automatic pH Control Signal

  • Hur Won;Chung Yoon-Keun
    • Biotechnology and Bioprocess Engineering:BBE
    • /
    • 제10권4호
    • /
    • pp.304-308
    • /
    • 2005
  • The response of IPTG induction was investigated through the monitoring of the alkali consumption rate and buffer capacity during the cultivation of recombinant E. coli BL21 (DE3) harboring the plasmid pRSET-LacZ under the control of lac promoter. The rate of alkali consumption increased along with cell growth, but declined suddenly after approximately 0.2 h of IPTG induction. The buffer capacity also declined after 0.9 h of IPTG induction. The profile of buffer capacity seems to correlate with the level of acetate production. The IPTG response was monitored only when introduced into the mid-exponential phase of bacterial cell growth. The minimum concentration of IPTG for induction, which was found out to be 0.1 mM, can also be monitored on-line and in-situ. Therefore, the on-line monitoring of alkali consumption rate and buffer capacity can be an indicator of the metabolic shift initiated by IPTG supplement, as well as for the physiological state of cell growth.

최소화된 Power line noise와 Feedthrough current를 갖는 저 전력 SDRAM Output Buffer (A Low Power SDRAM Output Buffer with Minimized Power Line Noise and Feedthrough Current)

  • 류재희
    • 대한전자공학회논문지SD
    • /
    • 제39권8호
    • /
    • pp.42-45
    • /
    • 2002
  • 낮은 전력선 잡음과 피드쓰루 전류를 갖는 저전력 SDRAM 출력 버퍼가 소개된다. 다수의 I/O를 갖는 SDRAM 출력 버퍼에 있어서, 제안된 언더슈트 방지 회로를 통하여, 피드쓰루 전류의 감소뿐 아니라, 전력소모의 감소가 가능하다. 효율적인 피드백 방법을 사용한 풀다운 드라이버를 사용하여, 접지선 잡음을 감소시킬 수 있다. 기존의 회로에 비하여 접지선 잡음은 66.3%, 순간 전력소모는 27.5%, 평균 전력 소모는 11.4% 감소되었다.

3-Line 버퍼를 사용한 실시간 Sobel 윤곽선 추출 블록 FPGA 구현 (FPGA Implementation for Real Time Sobel Edge Detector Block Using 3-Line Buffers)

  • 박찬수;김희석
    • 전기전자학회논문지
    • /
    • 제19권1호
    • /
    • pp.10-17
    • /
    • 2015
  • 본 논문에서는 3-Line buffers를 사용하여 Sobel 윤곽선 추출 블록을 FPGA로 효율적으로 설계하여 구현하고자 한다. FPGA는 영상처리 알고리즘 중 하나인 Sobel 윤곽선 추출 알고리즘을 처리하기에 적절한 환경을 제공한다. 윤곽선 추출을 위한 방법으로는 파이프라인 방법을 사용하였다. Sobel 윤곽선 연산에서 윤곽선 강도 레벨을 결정하기 위하여 유한 상태 기계로 구현 된 마스크 연산을 이용한 모델을 제안한다. 효율적인 LUT 및 플리플롭의 사용으로 시스템의 성능이 향상됨을 입증하였다. 제안하는 3-line buffers을 이용한 Sobel 추출 연산은 Xilinx 14.2으로 합성하고 Virtex II xc2vp-30-7-FF896 FPGA device으로 구현하였다. Matlab을 이용하여 제안된 3-Line buffers 설계 시 PSNR 성능이 향상됨을 확인하였다.

반도체 생산라인에서 SA를 이용한 최적 WIP수준과 버퍼사이즈 결정 (Determining Optimal WIP Level and Buffer Size Using Simulated Annealing in Semiconductor Production Line)

  • 정재환;장세인;이종환
    • 반도체디스플레이기술학회지
    • /
    • 제20권3호
    • /
    • pp.57-64
    • /
    • 2021
  • The domestic semiconductor industry can produce various products that will satisfy customer needs by diversifying assembly parts and increasing compatibility between them. It is necessary to improve the production line as a method to reduce the work-in-process inventory (WIP) in the assembly line, the idle time of the worker, and the idle time of the process. The improvement of the production line is to balance the capabilities of each process as a whole, and to determine the timing of product input or the order of the work process so that the time required between each process is balanced. The purpose of this study is to find the optimal WIP and buffer size through SA (Simulated Annealing) that minimizes lead time while matching the number of two parts in a parallel assembly line with bottleneck process. The WIP level and buffer size obtained by the SA algorithm were applied to the CONWIP and DBR systems, which are the existing production systems, and the simulation was performed by applying them to the new hybrid production system. Here, the Hybrid method is a combination of CONWIP and DBR methods, and it is a production system created by setting new rules. As a result of the Simulation, the result values were derived based on three criteria: lead time, production volume, and work-in-process inventory. Finally, the effect of the hybrid production method was verified through comparative analysis of the result values.

품질을 고려한 3-stage flow line의 수율 근사계산 (An approximate procedure for throughput of 3-stage flow line considering quality inspection)

  • 이종성;지용훈
    • 산업기술연구
    • /
    • 제16권
    • /
    • pp.207-216
    • /
    • 1996
  • This paper develops an algorithm for throughput of a 3-stage flow line with job inspection stations, limited buffer capacity, and exponential processing times. Each stage consists of a single workstation, and an infinite number of jobs always waits in front of the first workstation. Blocking may occur when a processed job is waiting at one workstation for another workstation to become available. Numerical example results provide insights into the problems related to quality inspection and measure of performance of flow lines.

  • PDF

시뮬레이션을 사용한 엔진생산라인의 설계개선 (Improved Design of Engine Manufacturing Line Using Simulation)

  • 오필범;임석철;한형상
    • 한국시뮬레이션학회논문지
    • /
    • 제9권1호
    • /
    • pp.1-9
    • /
    • 2000
  • When a new manufacturing line is constructed, its production capacity can be substantially affected in its design stage. Computer simulation often provides better design by evaluating feasible alternatives. In this paper we study an automobile engine manufacturing line which is under construction. Three alternatives are considered in the design; (1) to use machining tools of longer life; (2) to reassign the buffer space to each sequential processes while maintaining the same total buffer length; and (3) to reduce the machine repair time to 30 minutes using TPM and maintenance team. Simulation results using AutoMod indicates that employing the three alternatives will save about 1.5 million dollars per year.

  • PDF

The Performance Comparison for the Contention Resolution Policies of the Input-buffered Crosspoint Packet Switch

  • Paik, Jung-Hoon;Lim, Chae-Tak
    • Journal of Electrical Engineering and information Science
    • /
    • 제3권1호
    • /
    • pp.28-35
    • /
    • 1998
  • In this paper, an NxN input-buffered crosspoint packet switch which selects a Head of the Line, HOL, packet in contention randomly is analyzed with a new approach. The approach is based on both a Markov chain representation of the input buffer and the probability that a HOL packet is successfully served. The probability as a function of N is derived, and it makes it possible to express the average packet delay and the average number of packets in the buffer as a function of N. The contention resolution policy based on the occupancy of the input buffer is also presented and analyzed with this same approach and the relationship between two selection policies is analyzed in terms of the occupancy of the input buffer.

  • PDF

A single-clock-driven gate driver using p-type, low-temperature polycrystalline silicon thin-film transistors

  • Kim, Kang-Nam;Kang, Jin-Seong;Ahn, Sung-Jin;Lee, Jae-Sic;Lee, Dong-Hoon;Kim, Chi-Woo;Kwon, Oh-Kyong
    • Journal of Information Display
    • /
    • 제12권1호
    • /
    • pp.61-67
    • /
    • 2011
  • A single-clock-driven shift register and a two-stage buffer are proposed, using p-type, low-temperature polycrystalline silicon thin-film transistors. To eliminate the clock skew problems and to reduce the burden of the interface, only one clock signal was adopted to the shift register circuit, without additional reference voltages. A two-stage, p-type buffer was proposed to drive the gate line load and shows a full-swing output without threshold voltage loss. The shift register and buffer were designed for the 3.31" WVGA ($800{\times}480$) LCD panel, and the fabricated circuits were verified via simulations and measurements.

고정식 해양구조물의 전산기 지원 설계시스템 개발에 관한 연구 (A Study on the Development of Computer Aided Design System for Fixed Offshore Structures)

  • 신현경;박규원
    • 한국해양공학회지
    • /
    • 제9권2호
    • /
    • pp.83-88
    • /
    • 1995
  • In this paper, the solid modeller suitable for PC was developed for Top-down 3-D representation and analysis of fixed offshore structures. Also solid modelling and hidden line removal were conducted in order to visualize the offshore structures based on the scan line z-buffer algorithm.

  • PDF

효율적 버퍼 주파수 보상을 통한 LDO 선형 레귤레이터 (LDO Linear Regulator Using Efficient Buffer Frequency Compensation)

  • 최정수;장기창;최중호
    • 대한전자공학회논문지SD
    • /
    • 제48권11호
    • /
    • pp.34-40
    • /
    • 2011
  • 본 논문은 낮은 출력 저항을 버퍼를 사용하여 주파수 보상을 수행한 LDO 선형 레귤레이터에 관한 것이다. 주파수 보상을 위해 제안하는 버퍼는 두 개의 shunt 피드백 루프를 사용하여 출력 저항을 최소화함으로써 이를 통해 LDO 선형 레귤레이터 전체의 부하 및 입력 전압에 따른 레귤레이션 성능을 개선할 수 있고 저전압에서도 낮은 출력 저항을 유지함으로 휴대기기 응용에 있어서도 적합하다. 또한 외부 디지털 제어를 통한 LDO 선형 레귤레이터의 출력 전압을 가변함으로써 외부 MCU와의 인터페이스를 개선하기 위한 기준 전압 제어 기법을 나타내었다. 구현된 LDO 선형 레귤레이터는 2.5V~4.5V의 입력 전압에 대하여 동작하며 최대 300mA의 부하 전류를 0.6~3.3V의 출력 전압에 대하여 제공할 수 있다.