References
-
Parkinson. P.S., Settlemyer. K., McStay. I., Park. D.G., Ramachandran. R., Chudzik. M., et. al., "Novel techniques for scaling deep trench DRAM capacitor technology to 0.11
${\mu}m$ and beyond", in Proc. Symp. VLSI Technol., pp. 21-24, 2003. -
Kotechki. D.E., Daniecki. J.D., Shen. H., Laibowitz. R.B., Saenger. K.L., Lian. J.J., et. al., "(Ba,Sr)
$TiO_{3}$ dielectrics for future stacked-capacitor DRAM", IBM Journal of Research and Development, vol. 43, no. 3, pp. 367-392, 1999. https://doi.org/10.1147/rd.433.0367 - Okhonin. S., Nagoga. M., Sallese. J.M., and Fazan. P., "A Capacitor-less 1T-DRAM cell", IEEE Electron Device Letters, vol. 23, no. 2, pp. 85-87, 2002. https://doi.org/10.1109/55.981314
- Yoshida. E., and Tanaka. T., "A capacitorless 1T-DRAM technology using Gate-Induced Drain-Leakage (GIDL) current for low-power and high-speed embedded memory", IEEE Transaction on Electron Devices, vol. 53, no. 4, pp. 692-697, 2006. https://doi.org/10.1109/TED.2006.870283
- Okhonin. S., Nagoga. M., Carman. E., Beffa. R., Faraoni. E., "New generation of Z-RAM", in Proc. IEDM, pp. 925- 928, 2007.
- Bawedin. M., Cristoloveanu. S., and Flandre. D., "A capacitorless 1T-DRAM on SOI based on dynamic coupling and double-gate operation", IEEE Electron Device Letters, vol. 29, no. 7, pp. 795-798, 2008. https://doi.org/10.1109/LED.2008.2000601
- Aoulaiche. M., Collaert. N., Degraeve. R., Lu. Z., Wachter. B.D., Groeseneken. G., Jurczak. M., and Altimime. L,. "BJT-mode endurance on 1T-DRAM bulk FinFET device", IEEE Electron Device Letters, vol. 31, no. 12, pp. 1380- 1382, 2010. https://doi.org/10.1109/LED.2010.2079313
- Andrade. M.G.C., Martino. J.A., Aoulaiche. M., Collaert. N., Simoen. E., and Claeys. C., "The impact of back bias on the floating body effect in UTBOX SOI devices for 1T-FBRAM memory application", in Proc. 8th ICCDCS, pp. 1-4, 2012.
- Nicoletti. T., Sasaki. K.R.A., Aoulaiche. M., Simoen. E., Claeys. C., and Martino. J.A., "Experimental and simulation of 1T-DRAM trend with the gate length on UTBOX devices", in Proc. Conf. EUROSOI, pp. 1-2, 2013.
- Sasaki. K.R.A., Nissimoff. A., Almeida. L.M., Aoulaiche. M., Simoen. E., Claeys. C., and Martino. J.A., "Improvement of retention time using pulsed back gate bias on UTBOX SOI memory cell", in Proc. Conf. EUROSOI, pp. 1-2, 2013.
- Lee. C.W., Yan. R., Ferain. I., Kranti. A., Dehdashti. N.A., Razavi. P., Yu. R., and Colinge. J.P., "Nanowire zero-capacitor DRAM transistors with and without junctions", in Proc. Conf. 10th IEEE-NANO, pp. 242-245, 2010.
- Lee. S.M, and Park. J.T., "Steep subthreshold slope at elevated temperature in junctionless and inversion-mode MuGFET", JKIICE, vol. 17, no. 9, pp.2133-2138, 2013. https://doi.org/10.6109/jkiice.2013.17.9.2133
- Lee. C.W., Nazarov. A.N., Ferain. I., Dehdashti. N.A., Yan. R., Razavi. P., Yu. R., Doria. R.T., and Colinge. J.P., "Low subthreshold slope in junctionless multigate transistor", Applied Physics Letters, vol. 96, pp. 102106-4102107, 2010. https://doi.org/10.1063/1.3358131
- Park. S.J., Jeon. D.Y., Montes. L., Barraud. S., Kim. G.T., Ghihaudo. G., "Back biasing effects in tri-gate junctionless transistors", Solid-State Electronics, vol. 89, no. 9, pp. 74-79, 2013.
- Lee. C.W., Borne. A., Ferain. I., Afzalian. A., Yan. R., Dehdashti. N., et. al., "High temperature performance of silicon junctionless MOSFETs", IEEE Transaction on Electron Devices, vol. 57, no. 3, pp. 620-625, 2010. https://doi.org/10.1109/TED.2009.2039093
- Nicoletti. T., Aoulaiche. M., Almeida. L.M., dos Santos. S.D., Martino. J.A., Veloso, A., Jurczak. M., Simoen. E., and Claeys. C., "The dependence of retention time on gate length in UTBOX FBRAM with different source/drain junction engineering", IEEE Electron Device Letters, vol. 33, no. 7, pp. 940-942, 2012. https://doi.org/10.1109/LED.2012.2196968
- Onal. C., Woo. R., Serene Koh. H.Y., Griffin. P.B., and Plummer. J.D., "A novel depletion-IMOS (DIMOS) device with improved reliability and reduced operating voltage", IEEE Electron Device Letters, vol. 29, no. 1, pp. 64-67, 2009.